# QUALCOMM ASIC PRODUCTS

# APPLICATIONS

QUALCOMM ASIC Products provide complex solutions for a variety of wireless communications applications.

- Cellular
- Personal Communications Services (PCS)
- Wireless Local Loop (WLL)
- Satellite Communications
- Direct Broadcast by Satellite (DBS)
- Very Small Aperture Terminal (VSAT)
- RADAR

- Digital Radio
- Mobile Radio
- Synthesizers
- Voice Storage
- Security
- Instrumentation

# **ADVANTAGES**

From high performance building blocks to complete "systems-on-a-chip", these integrated circuits and modular devices meet the design challenges of today's advanced communication companies.

- High Performance
- Small Size
- Cost Effective
- Reliable

- Competitive Pricing
- On-time Delivery
- Pre and Post Sales Service

# PRODUCTS

Product offerings include a complete selection of integrated circuits for frequency synthesis, forward error correction (FEC), voice compression, automatic gain control (AGC) and code division multiple access (CDMA). Frequency synthesizer products encompass direct digital synthesizers (DDS), phase-locked loop (PLL) frequency synthesizers and frequency synthesizer evalutaion boards implementing DDS, PLL and hybrid systems. FEC devices include industry leading Viterbi/Trellis Decoders. Voice compression products include variable rate vocoders and vocoder evaluation boards. AGC amplifiers include both receive (Rx AGC) and transmit (Tx AGC) components. CDMA ASICs include the mobile station modem (MSM), analog baseband processor (BBA), and cell site modem (CSM).

# FORWARD ERROR CORRECTION DATA BOOK

80-24128-1 A 8/98

# **INCLUDED SECTIONS**

| Q1900 VITERBI/TRELLIS DECODER (Section 1) 1-1 to 1-                                                                   | -81 |
|-----------------------------------------------------------------------------------------------------------------------|-----|
| PERIPHERAL DATA MODE OPERATION OF THE Q1900 APPLICATIONS NOTE (Section 2) 2-1 to 2-                                   | -20 |
| SETTING SOFT DECISION THRESHOLDS FOR VITERBI DECODER MODE CODE WORDS<br>FROM PSK MODEMS APPLICATIONS NOTE (Section 3) | 3-5 |
| DATA SCRAMBLING ALGORITHM IMPLEMENTED IN THE Q1900 VITERBI DECODER<br>APPLICATIONS NOTE (Section 4)                   | 4-4 |
| ORDERING INFORMATION                                                                                                  | iii |

# **Q1900** VITERBI/TRELLIS DECODER



# FEATURES

- Viterbi Mode Rates  $\frac{1}{3}$ ,  $\frac{1}{2}$ ,  $\frac{3}{4}$  and  $\frac{7}{8}$
- Trellis Mode Rates <sup>2</sup>/<sub>3</sub> and <sup>3</sup>/<sub>4</sub>
- Full Duplex Encode and Decode in Both Viterbi and Trellis Modes
- Large Coding Gains at Eb/No of  $10^{-5}$ 
  - + 5.5 dB for Rate  $^{1\!/\!3}$  Viterbi Decoding
  - 5.2 dB for Rate 1/2 Viterbi Decoding
  - 3.2 dB for Rate <sup>2</sup>/<sub>3</sub> Trellis Decoding
  - 3.1 dB for Rate <sup>3</sup>/<sub>4</sub> Trellis Decoding
- Automatic Phase Synchronization for BPSK and QPSK in Viterbi Mode and for 8-PSK and 16-PSK in Trellis Mode

- Data Rates up to 30 Mbps for Viterbi Mode and 90 Mbps (16-PSK) for Trellis Mode
- 3-Bit Soft Decision or 1-Bit Hard Decision Decoder Inputs for Viterbi Mode
- Viterbi Mode On-chip Channel Bit Error Rate (BER) Monitor
- Easy Implementation of Additional Code Rates
- Processor Inferface Simplifies Control and Status
- Low-power CMOS Implementation
- Viterbi Mode Complies with INTELSAT IESS-308 and INTELSAT IESS-309
- Standard 84-Pin PLCC or 100-Pin VTQFP Package

# CONTENTS

| FEATURES                             |  |
|--------------------------------------|--|
| GENERAL DESCRIPTION                  |  |
| THEORY OF OPERATION                  |  |
| Encoding                             |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Decoding                             |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Memory Chainback Length              |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Clocking Scheme                      |  |
| Coding Performance                   |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Channel Bit Error Rate Monitor       |  |
| Viterbi mode                         |  |
| Trellis mode                         |  |
| Normalization Rate Monitor Operation |  |
| Viterbi Mode example                 |  |
| Trellis Mode example                 |  |
| Phase Ambiguity Resolution           |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Input Data Formats                   |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Reset Circuit Operation              |  |
| Viterbi Mode and Trellis Mode        |  |
| Device Throughput Delay              |  |
| Viterbi Mode                         |  |
| Trellis Mode                         |  |
| Direct vs. Peripheral Data Mode      |  |

| MODES OF OPERATION                                           | 1-24 |
|--------------------------------------------------------------|------|
| Parallel vs Serial Data Modes                                | 1-24 |
| Rate 1/2 Serial Viterbi Operation                            | 1-27 |
| Rate 1/2 Parallel Viterbi Operation                          | 1-29 |
| Rate 1/3 Serial Viterbi Operation                            | 1-33 |
| Rate 1/3 Parallel Viterbi Operation                          | 1-36 |
| Rate 3/4 Parallel Viterbi Operation                          | 1-37 |
| Rate 7/8 Parallel Viterbi Operation                          | 1-41 |
| Higher Viterbi Code Rate Operation Using External Puncturing | 1-45 |
| Rate 2/3 8-PSK Trellis Operation                             | 1-45 |
| Rate 3/4 16-PSK Trellis Operation                            | 1-48 |
| TECHNICAL SPECIFICATION                                      | 1-51 |
| Processor Interface                                          | 1-51 |
| Read Registers                                               | 1-51 |
| Write Registers                                              | 1-51 |
| Pin Descriptions                                             | 1-64 |
| ELECTRICAL SPECIFICATIONS                                    | 1-72 |
| Absolute Maximum Rating                                      | 1-72 |
| DC ELECTRICAL CHARACTERISTICS                                | 1-73 |
| TIMING CHARACTERISTICS                                       | 1-74 |
| PACKAGES                                                     | 1-80 |

#### **GENERAL DESCRIPTION**

Forward Error Correction (FEC) improves the bit error rate (BER) performance of power-limited and/or bandwidth-limited channels by adding structured redundancy to the transmitted data. The type of additive noise experienced on the channel determines the class of FEC used on the channel. Tree codes are used for channels with Additive White Gaussian Noise (AWGN) and block codes are used for channels with additive burst noise. The Q1900 is based on a k=7 Viterbi decoder tree code, optimizing performance over channels with AWGN. The Q1900 supports encoding and decoding for Viterbi and Trellis Modes of operation. The Viterbi Mode is typically used for systems that are power-limited but not bandwidth-limited. The standard modulation types are Binary Phase Shift Keying (BPSK) and Quadrature Phase Shift Keying (QPSK). Trellis Mode is typically used for systems that are both power-limited and bandwidth-limited. The standard modulation types are 8-PSK and 16-PSK. Figure 1 shows a typical application of FEC techniques in a communication system.

Figures 2 and 3 show the encoder block diagrams for the Viterbi and Trellis Modes. Figures 4 and 5 show the decoder block diagrams for the Viterbi and Trellis Modes. The encoders are both based on a k=7 convolutional encoder and the decoders are both based on a k=7 Viterbi decoder.

The Viterbi Mode supports four code rates: <sup>1</sup>/<sub>3</sub>, <sup>1</sup>/<sub>2</sub>, <sup>3</sup>/<sub>4</sub> and <sup>7</sup>/<sub>8</sub>. Additional code rates can be supported with external circuitry. The Viterbi Mode also supports built-in phase synchronization for standard BPSK, QPSK, and Offset Quadrature Phase Shift Keying (OQPSK) modulation techniques. Either 1 bit harddecision or 3 bit soft-decision input data is supported. The Viterbi Mode also includes two powerful built-in techniques for monitoring synchronization status as well as performing channel BER measurements.

The Trellis Mode supports two codes rates: <sup>2</sup>/<sub>3</sub> for 8 PSK and <sup>3</sup>/<sub>4</sub> for 16 PSK. The Trellis Mode also supports built-in phase synchronization for 8-PSK and 16-PSK. The Viterbi and Trellis Modes include a processor interface to facilitate control and status monitoring functions while keeping device pinout to a minimum.

The Q1900 is packaged in a 84-pin PLCC package or a 100-pin VTQFP package and is implemented in fully static CMOS logic to reduce power consumption. It also uses fully parallel circuit architecture to negate the requirement for a higher speed computation clock.

The Q1900 is well suited for many commercial satellite communication networks, including INMARSAT and INTELSAT. The low-cost and high



#### 1-4

QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA Forward Error Correction Products Data Book, 80-24128-1 A, 8/98 Data Subject to Change Without Notice



performance of the Q1900 make it ideal for FEC requirements in systems such as direct broadcast satellites (DBS), microwave point-to-point data links, very small aperture terminals (VSAT), digital modems,

digital video transmission systems, high-speed data modems and military and NASA communication systems.

# THEORY OF OPERATION ENCODING VITERBI MODE

The transformation from information bit to code word for the Viterbi Mode is shown in Figure 2. The number of functions involved in this process can range from one to four depending on which functions are enabled.

The first function is an INTELSAT specified scrambling algorithm. This algorithm is a slight modification to the CCITT V.35 algorithm. The details of this algorithm are described in the *Data Scrambling Applications Note* section of this data book. Scrambling is used in many communications systems to guarantee minimum transition densities in the transmitted signal for purposes such as timing loop synchronization.

A system consideration when using data scrambling is multiplication of output bit errors. Because the data

scrambler output bits are affected by several input bits, error multiplication occurs. If the Viterbi decoder incorrectly decodes a bit and this single bit is input into the descrambler, it can generate up to three output errors. However, in actuality the error multiplication is a factor of 1.5 to 2. This equates to a coding gain loss of only 0.2 to 0.3 dB.

The second function is a differential encoder. The block diagrams for the differential encoder and decoder are shown in Figures 6 and 7. The differential encoder and decoder are used to resolve inverted data. The differential encoder actually transforms the input data stream into an indication of transitions rather than 1's or 0's. If a 0 is input into the encoder, the output stays the same. If a 1 is input, the output transitions either 0 to 1 or 1 to 0.

The third function is the industry standard k=7 rate  $^{1\!/_{\!2}}$  or rate  $^{1\!/_{\!3}}$  convolutional encoder, shown in Figure 8.



It is used to encode the ENCDAT[0] input bit into two or three output bits ENCC0, ENCC1 and ENCC2.

The fourth function is the puncture logic. This step punctures the rate  $\frac{1}{2}$  data into either rate  $\frac{3}{4}$  or rate  $\frac{7}{8}$ . Figures 9a and 9b show how rate  $\frac{1}{2}$  data is punctured into rate  $\frac{3}{4}$  or rate  $\frac{7}{8}$ . The input data is encoded with a rate  $\frac{1}{2}$  encoder (B). Then certain bits of the rate  $\frac{1}{2}$ encoded data are punctured, or deleted, and not transmitted (C). For rate  $\frac{3}{4}$ , two out of six bits from the rate  $\frac{1}{2}$  encoder are deleted in a repeating pattern. Thus, for every three input bits, only four encoded bits are actually transmitted making this a rate  $\frac{3}{4}$  code. For rate  $\frac{7}{8}$ , six out of fourteen bits from the rate  $\frac{1}{2}$  encoder are deleted in a repeating pattern. Thus, for every seven input bits, only eight encoded bits are actually transmitted making this a rate  $\frac{7}{8}$  code.

At the receiver, the punctured bits are replaced with null bits prior to decoding with the rate  $\frac{1}{2}$  decoder (D). Insertion of the null bits is done automatically if the Q1900 is programmed for rate  $\frac{3}{4}$  or  $\frac{7}{8}$ . For punctured rates other than  $\frac{3}{4}$  and  $\frac{7}{8}$ , insertion of the null bits is done externally by asserting the erase input pins as appropriate for R0, R1, or R2. The decoder treats null bits as an input which is neither a received "1" nor "0", but is exactly between the "1" and "0".

The coding performance of a punctured rate  $\frac{3}{4}$  code is equivalent to the coding performance of a classic non-punctured rate  $\frac{3}{4}$  code. The major advantage of punctured coding with a standard rate convolutional encoder  $(\frac{1}{2} \text{ or } \frac{1}{3})$  is that a single code rate decoder can decode a wide range of codes. Specifically, any code rate of the form (n-1)/n can be efficiently implemented with this structure. Of course, the best performance is achieved with certain puncture patterns. The best punctured codes have been researched and are shown in Figure 10 for rates from  $\frac{1}{2}$  through  $\frac{16}{17}$ . The chainback depth must increase as the code rate increases. A chainback memory depth of 35-40 states is adequate for rate  $\frac{1}{2}$  decoding. However, rate  $\frac{3}{4}$ decoders require memory depths of at least 70 states, and rate 7/8 requires chainback depth of more than 90 states. The Q1900 decoder uses a minimum chainback memory depth of 96 states for puncture coding. Therefore, it is very effective at decoding code rates up to <sup>7</sup>/8. Operation with code rates higher than <sup>7</sup>/8 will result in a minor performance degradation in the coding gain when compared to the theoretical best.

During punctured coding, the decoder must synchronize the null symbol insertion pattern of the decoder to the symbol puncture pattern of the encoder. The Q1900 performs all the necessary symbol puncture (encoder), null symbol insertion (decoder) and synchronization functions required to implement rates <sup>3</sup>/<sub>4</sub> and <sup>7</sup>/<sub>8</sub>. The decoder also includes First-In-First-Out (FIFO) circuits which ease the frequent requirement of punctured code systems to re-align the punctured encoded stream to a channel clock, which is a noninteger multiple of the information data rate.



| Code Rate                                | Puncture Pattern (0 = Deleted Code Bit)                                                                                                                                                         |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16                                       | CO: 1                                                                                                                                                                                           |
| 12                                       | C1: 1                                                                                                                                                                                           |
| 26                                       | CO: 1 0                                                                                                                                                                                         |
| 75                                       | C1: 1 1                                                                                                                                                                                         |
| 3/4*                                     | co: (1) (1) (1)                                                                                                                                                                                 |
| /4                                       | $c_1: \sqrt{1/0}$                                                                                                                                                                               |
| 46                                       | CO: 1 0 0 0                                                                                                                                                                                     |
| 75                                       | C1: 1 1 1 1                                                                                                                                                                                     |
| 5//                                      | CO: 1 0 1 0 1                                                                                                                                                                                   |
| /0                                       | C1: 1 1 0 1 0                                                                                                                                                                                   |
| 64                                       | CO: 1 0 0 1 0 1                                                                                                                                                                                 |
| 11                                       | C1: 1 1 1 0 1 0                                                                                                                                                                                 |
| 76*                                      | CO: (1) O O (9 1) (9 1)                                                                                                                                                                         |
| /8                                       | $C1: \qquad \sqrt{10} (16) (16)$                                                                                                                                                                |
| 1140                                     | CO: 1000100001                                                                                                                                                                                  |
| /12                                      | C1: 11110111110                                                                                                                                                                                 |
| 1240                                     | CO: 10000001010                                                                                                                                                                                 |
| 713                                      | C1: 11111110101                                                                                                                                                                                 |
| 154.                                     | CO: 100110100101101                                                                                                                                                                             |
|                                          | C1: 1 1 1 0 0 1 0 1 1 0 1 0 0 1 0                                                                                                                                                               |
| 164-                                     | CO: 101010110111010                                                                                                                                                                             |
|                                          | C1: 1 1 0 1 0 1 0 0 1 0 0 0 0 1 0 1                                                                                                                                                             |
| * Two code bit grou<br>Data Mode. CO and | pings are shown for operation with code rates <sup>3</sup> / <sub>4</sub> and <sup>7</sup> / <sub>8</sub> in Parallel<br>C1 code bits are output on the C0 and C1 signals, respectively, except |

#### TRELLIS MODE

The transformation from information bits to code words for rate  $\frac{2}{3}$  8-PSK and rate  $\frac{3}{4}$  16-PSK is a threestep process (Figure 3). First, the ENCDAT[0] data bit is differentially encoded, if differential encoding is enabled. Next, the industry standard k=7 rate  $\frac{1}{2}$ convolutional encoder is used to encode the ENCDAT[0] input bit into two output bits, ENCC0 and ENCC1. The output bits, ENCC0 and ENCC1, become the Least Significant Bits (LSBs) of the transmitted phase. The third step applies phase ambiguity resolution encoding to the ENCDAT[1] bit for  $\frac{2}{3}$  8-PSK and to the ENCDAT[1] and ENCDAT[2] bits for  $\frac{3}{4}$  16-PSK.

The encoder phase ambiguity resolution functions for 8-PSK and 16-PSK are shown in Figures 11 and 12. The encoder phase ambiguity function uses the convolutional encoder output, ENCC1, to select one of two differential encoders for ENCDAT[1] (8-PSK), and for ENCDAT[1] and ENCDAT[2] (16-PSK). Table 1 shows the states of the four-phase differential encoder.

#### Table 1. Four-Phase Differential Encoder State Table

| PRESEN | t input | LAST   | INPUT  | OUT  | PUT  |
|--------|---------|--------|--------|------|------|
| a(n)   | b(n)    | a(n-1) | b(n-1) | x(n) | y(n) |
| 0      | 0       | 0      | 0      | 0    | 0    |
| 0      | 1       | 0      | 0      | 0    | 1    |
| 1      | 0       | 0      | 0      | 1    | 0    |
| 1      | 1       | 0      | 0      | 1    | 1    |
| 0      | 0       | 0      | 1      | 0    | 1    |
| 0      | 1       | 0      | 1      | 1    | 1    |
| 1      | 0       | 0      | 1      | 0    | 0    |
| 1      | 1       | 0      | 1      | 1    | 0    |
| 0      | 0       | 1      | 0      | 1    | 0    |
| 0      | 1       | 1      | 0      | 0    | 0    |
| 1      | 0       | 1      | 0      | 1    | 1    |
| 1      | 1       | 1      | 0      | 0    | 1    |
| 0      | 0       | 1      | 1      | 1    | 1    |
| 0      | 1       | 1      | 1      | 1    | 0    |
| 1      | 0       | 1      | 1      | 0    | 1    |
| 1      | 1       | 1      | 1      | 0    | 0    |



#### DECODING

While the implementation of the convolutional encoder functions for the Viterbi Mode and the Trellis Mode are straightforward and simple, the decoding of the data stream at the receiving node is complex.

#### VITERBI MODE

Viterbi decoding consists of three fundamental steps. The first step is to generate a set of correlation measurements, known as branch metrics, for each "m" grouping of code words input from the communication channel, where "m" is 2 for rate ½ codes, 3 for rate ⅓ codes, etc. These branch metric values indicate the correlation between the received code words and the 2"m" possible code word combinations.

The Viterbi decoder determines the state of the 7-bit memory at the encoder using a maximum likelihood technique. Once the value of the encoder memory is determined, the original information is known since the encoder memory is simply the information that has been stored. To determine the encoder state, the second step in the Viterbi algorithm generates a set of  $2^{k-1}$  state metrics, where "k" is the constraint length (k=7 for the Q1900) which measures the occurrence probability for each of the  $2^{k-1}$  possible encoder memory states. As the state metrics are computed, a binary decision is formed for each of the  $2^{k-1}$  possible states, determining the probable path taken to arrive at that particular state. These binary decisions are stored in the path memory.

Step three computes the decoded output data. The path from the current state to some point in a finite past state is traced back by chaining the binary decisions stored in the path memory (step 2). The effects caused by noise are mitigated as paths to the correct result converge after some history. The greater the depth of the chainback process, the more likely that the final decoded result is error-free. As a result, higher code rates and constraint lengths require longer chainback depth for best performance.

#### TRELLIS MODE

The Trellis Mode also uses an industry standard k=7 Viterbi decoder along with supplementary circuitry to decode the trellis encoded data. This technique is called Pragmatic Trellis Coded Modulation (PTCM) decoding (U.S. patent No. 5,469,452 - foreign patents issued and pending).

Fundamentally, PTCM decoding consists of three steps. First, the received symbol or phase angle is converted to four branch metrics and a sector number. Second, the branch metrics are processed with a standard k=7 Viterbi decoder to decode the least significant output bit, DECDAT[0]. The third step decodes the most significant output bit(s) DECDAT[1] for 8-PSK and DECDAT[1] and DECDAT[2] for 16-PSK. The three steps are described in detail in the following paragraphs.

In the first step, the received phase angle is converted to four branch metrics and a sector number with an external lookup table. The branch metrics are based on the Euclidean distance of the received phase with respect to the four closest transmitted phase points. The branch metric and sector number for 8-PSK are given in Table 2. The branch metrics and sector number for 16-PSK are given in Tables 3a and 3b. The sector number tells the decoder on which portion of the I-Q plane the symbol was received. For 8-PSK modulation, sector numbers are assigned by dividing the signal constellation into eight equal sectors (Figure 13). Likewise, for 16-PSK modulation, the signal constellation is divided into sixteen equal sectors (Figure 14). The actual value input into the Q1900 PTCM decoder is the binary representation of the sector number. Note: A sector is defined from a signal point counterclockwise to the border of the next signal point. For example, sector 2 for 8-PSK modulation begins at the phase point 011 (90°) but ends just before phase point 010 (135°).

In the second step of the decoding process, the PTCM decoder processes the branch metrics with the standard k=7 Viterbi decoder algorithm. The decoded output DECDAT[0] becomes the least significant output bit.

The third step re-encodes the DECDAT[0] data bit to generate the best possible estimate of the transmitted LSBs, ENCC0 and ENCC1. For each combination given of ENCC0 and ENCC1, there are 2 possible transmitted phase angles for 8-PSK and 4 possible transmitted phase angles for 16-PSK. For example, if the received LSB is equal to 01, this corresponds to 45° or 225° for 8-PSK and to 22.5°, 112.5°, 202.5° and 292.5° for 16-PSK. To determine the MSBs, the received sector number is compared to the 2 or 4 possible phase angles. The phase angle closest to the sector number is chosen as the transmitted phase.

For example, if the received signal has a phase angle of 100° for 8-PSK, this corresponds to a sector number of 2. See Figure 13. If the re-encoded bit provides estimates of ENCC1=0 and ENCC0=1, the two possible transmitted phase points are 001 and 101. Since the received phase of 100° is located in a sector that is closer to phase point 001 than to phase point 101, the DECDAT[1] is determined to be 0.

| Phase                    | B00<br>(OCT) | B01<br>(OCT) | B11<br>(OCT) | B10<br>(OCT) | Sector<br>Number | Phase                     | B00<br>(OCT) | B01<br>(OCT) | B11<br>(OCT) | B10<br>(OCT) | Sector<br>Number |
|--------------------------|--------------|--------------|--------------|--------------|------------------|---------------------------|--------------|--------------|--------------|--------------|------------------|
| $0.0 \le \phi < 2.8$     | 0            | 4            | 7            | 4            | 0                | $180.0 \le \phi < 182.8$  | 0            | 4            | 7            | 4            | 4                |
| $2.8 \le \phi < 8.4$     | 0            | 3            | 7            | 4            | 0                | $182.8 \le \phi < 188.4$  | 0            | 3            | 7            | 4            | 4                |
| $8.4 \le \phi < 14.1$    | 0            | 2            | 6            | 4            | 0                | 188.4 ≤ φ < 194.1         | 0            | 2            | 6            | 4            | 4                |
| 14.1 ≤ φ < 19.7          | 0            | 1            | 5            | 4            | 0                | 194.1 ≤ φ < 199.7         | 0            | 1            | 5            | 4            | 4                |
| 19.7 ≤ φ < 25.3          | 0            | 0            | 4            | 4            | 0                | 199.7 ≤ φ < 205.3         | 0            | 0            | 4            | 4            | 4                |
| $25.3 \le \phi < 30.9$   | 1            | 0            | 4            | 5            | 0                | $205.3 \le \phi < 210.9$  | 1            | 0            | 4            | 5            | 4                |
| $30.9 \le \phi < 36.6$   | 2            | 0            | 4            | 6            | 0                | 210.9 ≤ φ < 216.6         | 2            | 0            | 4            | 6            | 4                |
| 36.6≤φ<42.2              | 3            | 0            | 4            | 7            | 0                | 216.6 ≤ φ < 222.2         | 3            | 0            | 4            | 7            | 4                |
| $42.2 \le \phi < 45.0$   | 4            | 0            | 4            | 7            | 0                | $222.2 \le \phi < 225.0$  | 4            | 0            | 4            | 7            | 4                |
| $45.0 \le \phi < 47.8$   | 4            | 0            | 4            | 7            | 1                | $225.0 \le \phi < 227.8$  | 4            | 0            | 4            | 7            | 5                |
| $47.8 \le \phi < 53.4$   | 4            | 0            | 3            | 7            | 1                | $227.8 \le \phi < 233.4$  | 4            | 0            | 3            | 7            | 5                |
| $53.4 \le \phi < 59.1$   | 4            | 0            | 2            | 6            | 1                | 233.4 ≤ φ < 239.1         | 4            | 0            | 2            | 6            | 5                |
| 59.1≤φ<64.7              | 4            | 0            | 1            | 5            | 1                | 239.1 ≤ φ < 244.7         | 4            | 0            | 1            | 5            | 5                |
| 64.7 ≤ φ < 70.3          | 4            | 0            | 0            | 4            | 1                | $244.7 \le \phi < 250.3$  | 4            | 0            | 0            | 4            | 5                |
| $70.3 \le \phi < 75.9$   | 5            | 1            | 0            | 4            | 1                | $250.3 \le \phi < 255.9$  | 5            | 1            | 0            | 4            | 5                |
| 75.9 ≤ φ < 81.6          | 6            | 2            | 0            | 4            | 1                | 255.9 ≤ φ < 261.6         | 6            | 2            | 0            | 4            | 5                |
| $81.6 \le \phi < 87.2$   | 7            | 3            | 0            | 4            | 1                | 261.6 ≤ φ < 267.2         | 7            | 3            | 0            | 4            | 5                |
| $87.2 \le \phi < 90.0$   | 7            | 4            | 0            | 4            | 1                | $267.2 \le \phi < 270.0$  | 7            | 4            | 0            | 4            | 5                |
| 90.0 ≤ φ < 92.8          | 7            | 4            | 0            | 4            | 2                | $270.0 \le \phi < 272.8$  | 7            | 4            | 0            | 4            | 6                |
| 92.8≤φ<98.4              | 7            | 4            | 0            | 3            | 2                | $272.8 \le \phi < 278.4$  | 7            | 4            | 0            | 3            | 6                |
| $98.4 \le \phi < 104.1$  | 6            | 4            | 0            | 2            | 2                | $278.4 \le \phi < 284.1$  | 6            | 4            | 0            | 2            | 6                |
| 104.1 ≤ φ < 109.7        | 5            | 4            | 0            | 1            | 2                | $284.1 \le \phi < 289.7$  | 5            | 4            | 0            | 1            | 6                |
| 109.7 ≤ φ < 115.3        | 4            | 4            | 0            | 0            | 2                | $289.7 \le \phi < 295.3$  | 4            | 4            | 0            | 0            | 6                |
| 115.3 ≤ φ < 120.9        | 4            | 5            | 1            | 0            | 2                | $295.3 \le \phi < 300.9$  | 4            | 5            | 1            | 0            | 6                |
| $120.9 \le \phi < 126.6$ | 4            | 6            | 2            | 0            | 2                | $300.9 \le \phi < 306.6$  | 4            | 6            | 2            | 0            | 6                |
| 126.6 ≤ φ < 132.2        | 4            | 7            | 3            | 0            | 2                | $306.6 \le \phi < 312.2$  | 4            | 7            | 3            | 0            | 6                |
| $132.2 \le \phi < 135.0$ | 4            | 7            | 4            | 0            | 2                | 312.2 ≤ φ < 315.0         | 4            | 7            | 4            | 0            | 6                |
| $135.0 \le \phi < 137.8$ | 4            | 7            | 4            | 0            | 3                | 315.0 ≤ φ < 317.8         | 4            | 7            | 4            | 0            | 7                |
| $137.8 \le \phi < 143.4$ | 3            | 7            | 4            | 0            | 3                | $317.8 \le \phi < 323.4$  | 3            | 7            | 4            | 0            | 7                |
| $143.4 \le \phi < 149.1$ | 2            | 6            | 4            | 0            | 3                | $323.4 \le \phi < 329.1$  | 2            | 6            | 4            | 0            | 7                |
| 149.1 ≤ φ < 154.7        | 1            | 5            | 4            | 0            | 3                | $329.1 \le \phi < 334.7$  | 1            | 5            | 4            | 0            | 7                |
| $154.7 \le \phi < 160.3$ | 0            | 4            | 4            | 0            | 3                | $334.7 \leq \phi < 340.3$ | 0            | 4            | 4            | 0            | 7                |
| $160.3 \le \phi < 165.9$ | 0            | 4            | 5            | 1            | 3                | $340.3 \le \phi < 345.9$  | 0            | 4            | 5            | 1            | 7                |
| 165.9 ≤ φ < 171.6        | 0            | 4            | 6            | 2            | 3                | $345.9 \le \phi < 351.6$  | 0            | 4            | 6            | 2            | 7                |
| 171.6 ≤ φ < 177.2        | 0            | 4            | 7            | 3            | 3                | $351.6 \le \phi < 357.2$  | 0            | 4            | 7            | 3            | 7                |
| $177.2 \le \phi < 180.0$ | 0            | 4            | 7            | 4            | 3                | $357.2 \le \phi < 360.0$  | 0            | 4            | 7            | 4            | 7                |

| Table 2. 8-PSK Modulation Phase to Branch Metric Conv | /ersio |
|-------------------------------------------------------|--------|
|-------------------------------------------------------|--------|

1-12 QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA Forward Error Correction Products Data Book, 80-24128-1 A, 8/98 Data Subject to Change Without Notice

A similar example can be supplied for 16-PSK modulation. See Figure 14. If the received signal has a phase angle of 175°, this corresponds to a sector number of 7. If the re-encoded LSB provides estimates of ENCC1=0 and ENCC0=0, the four possible transmitted phase points are 0000, 0100, 1100, and

1000. See Figure 14. Since the received phase of 175° (sector 7) is located in a sector that is closest to phase point 1100 (sector 8), the DECDAT[1] and DECDAT[2] data bits are determined to be DECDAT[1]=1 and DECDAT[2]=1.

| Phase                    | B00<br>(OCT) | B01<br>(OCT) | B11<br>(OCT) | B10<br>(OCT) | Sector<br>Number | Phase                    | B00<br>(OCT) | B01<br>(OCT) | B11<br>(OCT) | B10<br>(OCT) | Sector<br>Number |
|--------------------------|--------------|--------------|--------------|--------------|------------------|--------------------------|--------------|--------------|--------------|--------------|------------------|
| 0.0≤φ<1.4                | 0            | 4            | 7            | 4            | 0                | 90.0 ≤ φ < 91.4          | 0            | 4            | 7            | 4            | 4                |
| 1.4 ≤ φ < 4.2            | 0            | 3            | 7            | 4            | 0                | 91.4 ≤ φ < 94.2          | 0            | 3            | 7            | 4            | 4                |
| 4.2≤φ<7.0                | 0            | 2            | 6            | 4            | 0                | 94.2 ≤ φ < 97.0          | 0            | 2            | 6            | 4            | 4                |
| 7.0≤φ<9.8                | 0            | 1            | 5            | 4            | 0                | 97.0 ≤ φ < 99.8          | 0            | 1            | 5            | 4            | 4                |
| 9.8≤φ<12.7               | 0            | 0            | 4            | 4            | 0                | <b>99.8</b> ≤ φ < 102.7  | 0            | 0            | 4            | 4            | 4                |
| 12.7 ≤ φ < 15.5          | 1            | 0            | 4            | 5            | 0                | 102.7 ≤ φ < 105.5        | 1            | 0            | 4            | 5            | 4                |
| 15.5 ≤ φ < 18.3          | 2            | 0            | 4            | 6            | 0                | $105.5 \le \phi < 108.3$ | 2            | 0            | 4            | 6            | 4                |
| 18.3 ≤ φ < 21.1          | 3            | 0            | 4            | 7            | 0                | 108.3 ≤ φ < 111.1        | 3            | 0            | 4            | 7            | 4                |
| 21.1 ≤ φ < 22.5          | 4            | 0            | 4            | 7            | 0                | 111.1 ≤ φ < 112.5        | 4            | 0            | 4            | 7            | 4                |
| $22.5 \le \phi < 23.9$   | 4            | 0            | 4            | 7            | 1                | 112.5 ≤ φ < 113.9        | 4            | 0            | 4            | 7            | 5                |
| $23.9 \le \phi < 26.7$   | 4            | 0            | 3            | 7            | 1                | 113.9 ≤ φ < 116.7        | 4            | 0            | 3            | 7            | 5                |
| $26.7 \le \phi < 29.5$   | 4            | 0            | 2            | 6            | 1                | 116.7 ≤ φ < 119.5        | 4            | 0            | 2            | 6            | 5                |
| $29.5 \le \phi < 32.3$   | 4            | 0            | 1            | 5            | 1                | 119.5 ≤ φ < 122.3        | 4            | 0            | 1            | 5            | 5                |
| $32.3 \le \phi < 35.2$   | 4            | 0            | 0            | 4            | 1                | 122.3 ≤ φ < 125.2        | 4            | 0            | 0            | 4            | 5                |
| $35.2 \le \phi < 38.0$   | 5            | 1            | 0            | 4            | 1                | 125.2 ≤ φ < 128.0        | 5            | 1            | 0            | 4            | 5                |
| $38.0 \le \phi < 40.8$   | 6            | 2            | 0            | 4            | 1                | $128.0 \le \phi < 130.8$ | 6            | 2            | 0            | 4            | 5                |
| $40.8 \le \phi < 43.6$   | 7            | 3            | 0            | 4            | 1                | $130.8 \le \phi < 133.6$ | 7            | 3            | 0            | 4            | 5                |
| $43.6 \le \phi < 45.0$   | 7            | 4            | 0            | 4            | 1                | 133.6 ≤ φ < 135.0        | 7            | 4            | 0            | 4            | 5                |
| $45.0 \le \phi < 46.4$   | 7            | 4            | 0            | 4            | 2                | 135.0 ≤ φ < 136.4        | 7            | 4            | 0            | 4            | 6                |
| 46.4 ≤ φ < 49.2          | 7            | 4            | 0            | 3            | 2                | 136.4 ≤ φ < 139.2        | 7            | 4            | 0            | 3            | 6                |
| $49.2 \le \phi < 52.0$   | 6            | 4            | 0            | 2            | 2                | 139.2 ≤ φ < 142.0        | 6            | 4            | 0            | 2            | 6                |
| $52.0 \le \phi < 54.8$   | 5            | 4            | 0            | 1            | 2                | 142.0 ≤ φ < 144.8        | 5            | 4            | 0            | 1            | 6                |
| 54.8≤φ<57.7              | 4            | 4            | 0            | 0            | 2                | 144.8 ≤ φ < 147.7        | 4            | 4            | 0            | 0            | 6                |
| $57.7 \le \phi < 60.5$   | 4            | 5            | 1            | 0            | 2                | 147.7 ≤ φ < 150.5        | 4            | 5            | 1            | 0            | 6                |
| $60.5 \le \phi < 63.3$   | 4            | 6            | 2            | 0            | 2                | $150.5 \le \phi < 153.3$ | 4            | 6            | 2            | 0            | 6                |
| $63.3 \le \phi < 66.1$   | 4            | 7            | 3            | 0            | 2                | 153.3 ≤ φ < 156.1        | 4            | 7            | 3            | 0            | 6                |
| $66.1 \le \phi < 67.5$   | 4            | 7            | 4            | 0            | 2                | 156.1 ≤ φ < 157.5        | 4            | 7            | 4            | 0            | 6                |
| $67.5 \le \phi < 68.9$   | 4            | 7            | 4            | 0            | 3                | 157.5 ≤ φ < 158.9        | 4            | 7            | 4            | 0            | 7                |
| $68.9 \le \phi < 71.7$   | 3            | 7            | 4            | 0            | 3                | 158.9 ≤ φ < 161.7        | 3            | 7            | 4            | 0            | 7                |
| $71.7 \le \phi < 74.5$   | 2            | 6            | 4            | 0            | 3                | 161.7 ≤ φ < 164.5        | 2            | 6            | 4            | 0            | 7                |
| $74.5 \le \phi < 77.3$   | 1            | 5            | 4            | 0            | 3                | $164.5 \le \phi < 167.3$ | 1            | 5            | 4            | 0            | 7                |
| $77.3 \le \phi < 80.2$   | 0            | 4            | 4            | 0            | 3                | 167.3 ≤ φ < 170.2        | 0            | 4            | 4            | 0            | 7                |
| $80.2 \leq \phi < 83.0$  | 0            | 4            | 5            | 1            | 3                | 170.2 ≤ φ < 173.0        | 0            | 4            | 5            | 1            | 7                |
| $83.0 \le \phi < 85.8$   | 0            | 4            | 6            | 2            | 3                | 173.0 ≤ φ < 175.8        | 0            | 4            | 6            | 2            | 7                |
| $85.8 \le \omega < 88.6$ | 0            | 4            | 7            | 3            | 3                | $175.8 \le \phi < 178.6$ | 0            | 4            | 7            | 3            | 7                |

| Phase                    | B00<br>(OCT) | B01<br>(OCT) | B11<br>(OCT) | B10<br>(OCT) | Sector<br>Number | Phase                     | B00<br>(OCT) | B01<br>(OCT) | B11<br>(OCT) | B10<br>(OCT) | Sector<br>Number |
|--------------------------|--------------|--------------|--------------|--------------|------------------|---------------------------|--------------|--------------|--------------|--------------|------------------|
| 180.0 ≤ φ < 181.4        | 0            | 4            | 7            | 4            | 8                | 270.0 ≤ φ < 271.4         | 0            | 4            | 7            | 4            | 12               |
| $181.4 \le \phi < 184.2$ | 0            | 3            | 7            | 4            | 8                | $271.4 \le \phi < 274.2$  | 0            | 3            | 7            | 4            | 12               |
| $184.2 \le \phi < 187.0$ | 0            | 2            | 6            | 4            | 8                | 274.2 ≤ φ < 277.0         | 0            | 2            | 6            | 4            | 12               |
| 187.0 ≤ φ < 189.8        | 0            | 1            | 5            | 4            | 8                | 277.0 ≤ φ < 279.8         | 0            | 1            | 5            | 4            | 12               |
| 189.8≤φ<192.7            | 0            | 0            | 4            | 4            | 8                | 279.8 ≤ φ < 282.7         | 0            | 0            | 4            | 4            | 12               |
| 192.7 ≤ φ < 195.5        | 1            | 0            | 4            | 5            | 8                | 282.7 ≤ φ < 285.5         | 1            | 0            | 4            | 5            | 12               |
| 195.5 ≤ φ < 198.3        | 2            | 0            | 4            | 6            | 8                | $285.5 \le \phi < 288.3$  | 2            | 0            | 4            | 6            | 12               |
| 198.3 ≤ φ < 201.1        | 3            | 0            | 4            | 7            | 8                | 288.3 ≤ φ < 291.1         | 3            | 0            | 4            | 7            | 12               |
| 201.1 ≤ φ < 202.5        | 4            | 0            | 4            | 7            | 8                | 291.1 ≤ φ < 292.5         | 4            | 0            | 4            | 7            | 12               |
| $202.5 \le \phi < 203.9$ | 4            | 0            | 4            | 7            | 9                | 292.5 ≤ φ < 293.9         | 4            | 0            | 4            | 7            | 13               |
| 203.9 ≤ φ < 206.7        | 4            | 0            | 3            | 7            | 9                | 293.9 ≤ φ < 296.7         | 4            | 0            | 3            | 7            | 13               |
| 206.7 ≤ φ < 209.5        | 4            | 0            | 2            | 6            | 9                | 296.7 ≤ φ < 299.5         | 4            | 0            | 2            | 6            | 13               |
| $209.5 \le \phi < 212.3$ | 4            | 0            | 1            | 5            | 9                | $299.5 \le \phi < 302.3$  | 4            | 0            | 1            | 5            | 13               |
| 212.3 ≤ φ < 215.2        | 4            | 0            | 0            | 4            | 9                | $302.3 \le \phi < 305.2$  | 4            | 0            | 0            | 4            | 13               |
| $215.2 \le \phi < 218.0$ | 5            | 1            | 0            | 4            | 9                | $305.2 \le \phi < 308.0$  | 5            | 1            | 0            | 4            | 13               |
| $218.0 \le \phi < 220.8$ | 6            | 2            | 0            | 4            | 9                | $308.0 \le \phi < 310.8$  | 6            | 2            | 0            | 4            | 13               |
| $220.8 \le \phi < 223.6$ | 7            | 3            | 0            | 4            | 9                | $310.8 \le \phi < 313.6$  | 7            | 3            | 0            | 4            | 13               |
| $223.6 \le \phi < 225.0$ | 7            | 4            | 0            | 4            | 9                | 313.6 ≤ φ < 315.0         | 7            | 4            | 0            | 4            | 13               |
| $225.0 \le \phi < 226.4$ | 7            | 4            | 0            | 4            | 10               | 315.0 ≤ φ < 316.4         | 7            | 4            | 0            | 4            | 14               |
| $226.4 \le \phi < 229.2$ | 7            | 4            | 0            | 3            | 10               | $316.4 \le \phi < 319.2$  | 7            | 4            | 0            | 3            | 14               |
| $229.2 \le \phi < 232.0$ | 6            | 4            | 0            | 2            | 10               | $319.2 \le \phi < 322.0$  | 6            | 4            | 0            | 2            | 14               |
| $232.0 \le \phi < 234.8$ | 5            | 4            | 0            | 1            | 10               | $322.0 \le \phi < 324.8$  | 5            | 4            | 0            | 1            | 14               |
| 234.8 ≤ φ < 237.7        | 4            | 4            | 0            | 0            | 10               | $324.8 \le \phi < 327.7$  | 4            | 4            | 0            | 0            | 14               |
| $237.7 \le \phi < 240.5$ | 4            | 5            | 1            | 0            | 10               | 327.7 ≤ φ < 330.5         | 4            | 5            | 1            | 0            | 14               |
| $240.5 \le \phi < 243.3$ | 4            | 6            | 2            | 0            | 10               | $330.5 \le \phi < 333.3$  | 4            | 6            | 2            | 0            | 14               |
| 243.3 ≤ φ < 246.1        | 4            | 7            | 3            | 0            | 10               | 333.3 ≤ φ < 336.1         | 4            | 7            | 3            | 0            | 14               |
| 246.1 ≤ φ < 247.5        | 4            | 7            | 4            | 0            | 10               | 336.1 ≤ φ < 337.5         | 4            | 7            | 4            | 0            | 14               |
| $247.5 \le \phi < 248.9$ | 4            | 7            | 4            | 0            | 11               | 337.5 ≤ φ < 338.9         | 4            | 7            | 4            | 0            | 15               |
| 248.9 ≤ φ < 251.7        | 3            | 7            | 4            | 0            | 11               | 338.9 ≤ φ < 341.7         | 3            | 7            | 4            | 0            | 15               |
| 251.7 ≤ φ < 254.5        | 2            | 6            | 4            | 0            | 11               | $341.7 \le \phi < 344.5$  | 2            | 6            | 4            | 0            | 15               |
| $254.5 \le \phi < 257.3$ | 1            | 5            | 4            | 0            | 11               | $344.5 \le \phi < 347.3$  | 1            | 5            | 4            | 0            | 15               |
| $257.3 \le \phi < 260.2$ | 0            | 4            | 4            | 0            | 11               | $347.3 \le \phi < 350.2$  | 0            | 4            | 4            | 0            | 15               |
| $260.2 \le \phi < 263.0$ | 0            | 4            | 5            | 1            | 11               | $350.2 \le \phi < 353.0$  | 0            | 4            | 5            | 1            | 15               |
| $263.0 \le \phi < 265.8$ | 0            | 4            | 6            | 2            | 11               | $353.0 \le \phi < 355.8$  | 0            | 4            | 6            | 2            | 15               |
| $265.8 \le \phi < 268.6$ | 0            | 4            | 7            | 3            | 11               | $355.8 \leq \phi < 358.6$ | 0            | 4            | 7            | 3            | 15               |
| $268.6 \le \phi < 270.0$ | 0            | 4            | 7            | 4            | 11               | $358.6 \le \phi < 360.0$  | 0            | 4            | 7            | 4            | 15               |

Table 3b. 16-PSK Modulation Phase to Branch Metric Conversion (cont.)



# MEMORY CHAINBACK LENGTH VITERBI MODE

Full or short chainback path depths can be selected in Viterbi Mode. Full chainback memory operation uses a minimum chainback depth of 96 states while short chainback memory operation uses a minimum chainback depth of 48 states. Near theoretical coding is achieved when either chainback depth is selected for code rates  $\frac{1}{3}$  or  $\frac{1}{2}$ . However, when operating with code rates higher than rate  $\frac{1}{2}$  (rates  $\frac{3}{4}$  or  $\frac{7}{8}$ ), full chainback memory should be selected in order to provide maximum coding gain. The chainback depth is selected with bit 0 in the Decoder Control Register 3 (address 04H) of the processor interface.

#### TRELLIS MODE

Trellis Mode always uses the full chainback memory of a minimum 96 states.

# **CLOCKING SCHEME**

Multiple code rate operation of the Q1900 encoder and decoder functions requires special timing circuits to provide for the various rates of operation.



# CODING PERFORMANCE VITERBI MODE

The coding performance for the Viterbi Mode at different rates (1/3, 1/2, 3/4, 7/8) are shown in Figure 15. A decoding gain of 5.5 dB is achieved when operating at a code rate of 1/3 with decoded BER of  $10^{-5}$  for BPSK or QPSK modulation with soft-decision inputs. The decoding gain is 5.2 dB for the same conditions when operating with rate 1/2 coding.

#### TRELLIS MODE

The coding performance in Trellis Mode for rates  $\frac{2}{3}$  and  $\frac{3}{4}$  is shown in Figure 16. A coding gain of 3.2 dB is achieved for rate  $\frac{2}{3}$  8-PSK modulation with a decoded BER of 10<sup>-5</sup>. A coding gain of 3.1 dB is achieved for rate  $\frac{3}{4}$  16-PSK modulation with a decoded BER of 10<sup>-5</sup>.

1-15 http://www.qualcomm.com/ProdTech/asic E-mail: asic-products@qualcomm.com Telephone: (619) 658-5005 Fax: (619) 658-1556



# CHANNEL BIT ERROR RATE MONITOR VITERBI MODE

The Viterbi Mode BER monitor provides a powerful technique to monitor the performance of the Viterbi decoder. The BER works on a re-encode and compare principle, see Figure 17. The decoded data is re-encoded and compared to the delayed transmitted data A'. The BER monitor indicates an error whenever this comparison fails. It also indicates an error when the decoder fails to correct an information bit properly. However, the probability of the decoder incorrectly decoding a bit is at least two orders of magnitude below the probability of a channel bit error. Therefore, the effect of decoder errors on the accuracy of the BER measurement is minimal.

The bit error outputs of the re-encode and compare circuit can be monitored using the on-chip channel BER measurement circuit. See Figure 18. This circuit consists of two accumulators acting as counters. The first accumulator counts decoder input code bits (i.e., code bit count accumulator). The second accumulator counts code bit errors detected by the re-encode and compare circuit (i.e., code bit error accumulator). The valve programmed into the BER Input Registers is the



http://www.qualcomm.com/ProdTech/asic E-mail: asic-products@qualcomm.com Telephone: (619) 658-5005 Fax: (619) 658-1556

1-17

two's complement of the BER Iput Register (Number of Decoder Input Bits/1000). For example if the number of decoder input code bits is 4000, this number is divided by 1000 resulting in 4. The two's complement of 4 is then programmed via the microprocessor interface into the BER Input Registers (write address 0A, 0B and 0CH).

The BER measurement operates whenever the clock signal DECOUTCLK (pin 23 PLCC and pin 39 VTQFP) is active (i.e., toggling). During the BER measurement period, the detected errors are accumulated in the code bit-error accumulator (also called the BER Measurement Output Register). This 16-bit binary accumulator is reset at the beginning of each BER measurement period. Once the 24-bit period of the BER measurement is entered, the loaded value is activated by writing any value to the BER Test Value Enable processor interface port (write address 18 H). The BER measurement is completed when the code bit-count accumulator completes its count. At this point, the number of detected errors recorded in the code bit-error accumulator is transferred to a parallel 16-bit buffer register.

The completion of the BER measurement period is indicated by BERDONE (pin 50 PLCC and pin 72 VTQFP), which goes to logic High for two periods of DECOUTCLK (pin 23 PLCC and pin 39 VTQFP). The BERDONE signal can be used as an interrupt or polled status bit to a controlling processor. The accumulated error value then can be read via the processor interface. The actual measured bit error count is derived by the following formula:

#### Actual Error Count = (Register Value – 1) $\times$ 8

Where Register Value is the value read from the 16-bit BER measurement register (read address 03 and 04 H). That is, if no errors are recorded, the BER measurement register will have a value of "1" stored. If the number of errors exceeds the limit of the 16-bit register, the BER measurement will read as "0000H". The BER test continues running and stores the next test value in the 16-bit BER measurement register upon completion of each test.

The BER is computed by dividing the measured BER value by the number of bits in the test. This measurement division is facilitated if the measurement period is a power of 10, such as 10,000 or 100,000 code bits long. In this case, the binary number recorded by the error accumulator is the mantissa of the symbol BER, and the exponent of the BER value is determined by the measurement period. For example, if the test period is set to 100,000 (=  $10^5$ ) bits and 250 errors are recorded during the measurement period, the measured BER is 2.5 x 10-3.

In the event that more than 2<sup>19</sup> errors are recorded in the measurement period, the code bit error accumulator saturates at an "all-zeros" value. If this condition is indicated at the completion of a BER measurement, the period of the measurement should be reduced until a value less than saturation is recorded.

For an accurate measurement of the BER, at least 100 errors should be detected within a given test period. If fewer than 100 errors are recorded, the statistical variance of such a measurement will be high. In this case, the measurement period should be increased until more than 100 errors are detected during the BER test.

The on-chip BER monitor can be used for measurements other than simply the BER. For example, by setting the measurement period to the output bit rate (output bits per second), the test period becomes equal to exactly one second in time. The BER monitor, therefore, becomes a straightforward means for monitoring error-free seconds, which is frequently a useful error statistic. If no errors are recorded during the one second period, this is an error free second. External hardware or software can record the percentage of error-free seconds for error statistics purposes.

#### TRELLIS MODE

Trellis Mode does not support a BER monitor.

# NORMALIZATION RATE MONITOR OPERATION (SYNCHRONIZATION STATUS MONITOR)

The normalization rate monitor is used during synchronization (phase ambiguity resolution) and during normal operation to monitor the performance of the decoder.

The system designer determines an acceptable normalization rate threshold and programs this threshold into the Q1900. The designer controls both the period of time in which the metric normalization is monitored and the number of normalizations allowed during that time. These two numbers, that provide for more than 65,000 possible settings, are programmed into the device using the microprocessor interface. If the threshold is not exceeded during any test period, a signal (INSYNC) indicates that the decoder is synchronized. If the threshold is exceeded during any test period, a signal (OUTOFSYNC) indicates the detected loss of synchronization. In many systems, this signal can be used with an external D flip-flop divider to provide a correction signal to a synchronization control input pin (SYNCCHNG). In this configuration, the decoder will attempt to correct the out of synchronization state by changing the synchronization

state of the decoder. This technique provides a complete self-synchronizing decoder function for a variety of communication systems.

The on-chip normalization circuit, see Figure 19, consists of two accumulators acting as counters. The system designer controls the periods of these two counters. The first counter (T) measures the number of decoded bits. The second counter (N) measures the number of state metric normalizations. The normalization rate threshold is determined by taking the ratio of the count of normalizations (the N counter) and the time period (the T counter). Each 8-bit-wide binary counter is pre-loaded using the processor interface registers. Both the N and T counters are loaded with binary values that are the two's complements of the actual count value. The count value loaded into the T counter is multiplied by 256 to determine the actual number of decoded bits in the normalization test period. That is:

Where "t" is the actual number of decoded bits counted and "T" is the two's complement value of the 8-bit number loaded into the T counter (write address 08 H).



The actual count of the N counter is determined by the following formula:

$$n = (N-1) * 8 + 4$$

Where "n" is the actual number of normalizations allowed, and "N" is the two's complement value of the 8-bit number loaded into the N counter (write address 09 H). With this programming capability, the system designer selects the normalization rate threshold for determining an in-sync or out-of-sync condition, as well as the period of the measurement.

#### VITERBI MODE EXAMPLE

When operating with rate  $\frac{1}{2}$  decoding, a normalization rate threshold of about 10% reliably detects a loss of synchronization.

To avoid false detection of synchronization loss due to a noise burst, the normalization measurement should detect at least 20-30 normalizations before declaring a loss of synchronization. For example, the system designer may specify 50 as the number of normalizations to be detected. By loading the 8-bit two's complement value of seven (i.e., F9 H) into the N counter register, the actual number of normalizations allowed in a test period without indicating a loss of synchronization would be:

$$(7 - 1) * 8 + 4 = 52$$

The value for the T counter must be approximately ten times the value in the N counter. Loading the T counter with the two's complement value of 2 (i.e., FE H) the actual count value for T counter will be:

(2 \* 256) = 512

Therefore, the actual normalization rate threshold will be:

<sup>52</sup>/<sub>512</sub> = 10.2%

This is an appropriate threshold for reliable synchronization when operating with rate 1/2 coding.

The threshold should be set to approximately 1.7% for rate  $\frac{3}{4}$  coding and 0.8% for rate  $\frac{7}{8}$  coding. For rate  $\frac{3}{4}$ , programming the N counter to 7 (i.e., F9 H) and the T counter to 12 (i.e., F4 H) will give the desired

normalization rate of 1.7%. Likewise, for rate <sup>7</sup>/<sub>8</sub>, programming the N counter to 8 (i.e., F8 H) and the T counter to 29 (i.e., E3 H) will give the desired normalization rate of 0.8%.

#### TRELLIS MODE EXAMPLE

When operating with rate <sup>2</sup>/<sub>3</sub> 8-PSK or rate <sup>3</sup>/<sub>4</sub> 16-PSK decoding, a normalization rate threshold of approximately 14% will reliably detect a loss of synchronization.

To avoid false detection of synchronization loss due to a noise burst, the normalization measurement should detect at least 20 to 30 normalizations before declaring a loss of synchronization. For example, the system designer may specify 108 as the number of normalizations to be detected. By loading the 8-bit, two's complement value of 14 (i.e., F2H) into the N counter register, the actual number of normalizations allowed in a test period without indicating a loss of synchronization would be:

$$(14 - 1) * 8 + 4 = 108$$

The value for the T counter must be approximately 7 times (1/0.14) the value in the N counter. Loading the Tcounter with the two's complement value of 3) (i.e., FDH), the actual count value for T will be:

(3 \* 256) = 768

The actual normalization rate threshold will be  $^{108/768} = 14\%$ . This is an appropriate threshold for reliable synchronization when operating with rate  $^{2}/_{3}$  and rate  $^{3}/_{4}$  coding.

#### PHASE AMBIGUITY RESOLUTION

In a Phase Shift Keying (PSK) communication system, the received phase can be phase rotated from the transmitted phase. Table 4 gives the possible phase rotations for the following modulation types: BPSK, QPSK, 8-PSK and 16-PSK.

The Q1900 provides two methods for resolving the phase shifts between the transmitter and the receiver, differential encoding and phase ambiguity resolution. Table 4 specifies which phases are resolved with the two methods. Differential encoding is described in the

| Modulation Type | Possible Phase Shifts                                                                                         | Resolved by<br>Differential Encoders             | Resolved by<br>Phase Ambiguity                                     |  |
|-----------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------------------------------------------------------|--|
| BPSK            | 0°, 180°                                                                                                      | 0°, 180°                                         | —                                                                  |  |
| QPSK            | 0°, 90°, 180°, 270°                                                                                           | 0°, 180°                                         | 90°, 270°                                                          |  |
| 8-PSK           | 0°, 45°, 90°, 135°, 180°,<br>225°, 270°, 315°                                                                 | 0°, 90°, 180°, 270°                              | 45°, 135°, 225°, 315°                                              |  |
| 16-PSK          | 0°, 22.5°, 45°, 67.5°, 90°, 112.5°,<br>135°, 157.5°, 180°,202.5°, 225°,<br>247.5°, 270°, 292.5°, 315°, 337.5° | 0°, 45°, 90°,<br>135°, 180°, 225°,<br>270°, 315° | 22.5°, 67.5°, 112.5°,<br>157.5°, 202.5°, 247.5°,<br>292.5°, 337.5° |  |

#### Theory of Operation section.

The phase ambiguity function uses the normalization rate monitor to determine if the decoder is out of phase synchronization. When the normalization rate threshold (number of normalizations/number of decoded bits) is exceeded, an out-of-sync pulse is output to pin 52 PLCC or pin 74 VTQFP (OUTOFSYNC). The effects of the out-of-sync condition can be compensated for either by a timing alignment or by a permutation of the decoder input data.

#### VITERBI MODE

For the standard Viterbi Mode, the Q1900 can be configured for automatic synchronization by using the OUTOFSYNC signal along with an external D-flip-flop divider as an input to the SYNCCHNG pin. In this configuration, the decoder attempts to correct the out of synchronization state by changing the synchronization state of the decoder.

The standard Viterbi synchronization modes are described in the *Modes of Operation* section.

# TRELLIS MODE

For the Trellis Mode, the Q1900 can be configured for automatic synchronization by using the OUTOFSYNC signal along with an external D-flip-flop to drive the address line of the external branch metric PROMs. When the OUTOFSYNC is Low nothing happens. That is, B00 = B00, B01 = B01, B11 = B11, B10 = B10 and SN = SN. When the OUTOFSYNC is High, then B00 = B01, B01 = B11, B11 = B10, B10 = B00, and SN = (SN + 1) MOD7 (i.e. 0 = 1, 1 = 2, ...7 = 0). Figure 20 shows how the branch metrics are rotated and Figure 21 shows how the sector number (SN) is rotated.

# INPUT DATA FORMATS VITERBI MODE

The Viterbi Mode has two input formats: 3-bit soft decision and 1-bit hard decision. As seen in Figure 22, the Viterbi decoder provides the highest coding gain when using soft decision inputs.

The 3-bit soft decision values can be input to the Q1900 decoder inputs (R0, R1, and R2) in either sign-magnitude or offset-binary notation. The encoding of soft decision values for each of these two formats is given in Table 24D, Decoder Control Register 2. The selection of the input format is made via the microprocessor interface.



1-21 http://www.qualcomm.com/ProdTech/asic E-mail: asic-products@qualcomm.com Telephone: (619) 658-5005 Fax: (619) 658-1556



When using the Q1900 Viterbi decoder with hard decision (single-bit) values for R0, R1, and R2, the decoder input format should be set to sign-magnitude notation. The Rx[0] "magnitude" bits (R0[0], R1[0], and R2[0]) should be set to logic "1" (High). The Rx[1] "magnitude" bits (R0[1], R1[1], and R2[1]) should be set to logic "0" (Low).

The hard decision code bits should be input on the "sign" signal pins (R0[2], R1[2], and R2[2]) as appropriate.

#### TRELLIS MODE

The Trellis Mode has one type of input format, four 3-bit branch metrics and one 3-bit sector number. The branch metric and sector number are derived from the received symbol (phase angle) as shown in Table 2 for 8-PSK and Tables 3a and 3b for 16-PSK.



# RESET CIRCUIT OPERATION

#### VITERBI MODE AND TRELLIS MODE

The Q1900 encoder and decoder functions have individual resets. A reset operation should be performed after the encoder or decoder is initially configured and when a change occurs in the mode of operation.

The reset operation can be performed using either the external input pins DECRESET (pin 13 PLCC or pin 27 VTQFP) and ENCRESET (pin 37 PLCC or pin 55 VTQFP) or reset bits in control registers of the processor interface. The operation of external input pins and processor controlled bits is identical. The encoder and decoder input clocks MUST be in operation PRIOR to reset.

When an encoder or decoder reset is asserted, either by setting the input pin to logic High or setting the processor interface bit to "1", the reset is latched synchronously into the Q1900. The reset operation is edge-triggered. The reset occurs during the first clock period after the reset line is asserted. Continuing to hold the reset line or bit to the logic High or "1" condition does not cause a continuous reset.

Resetting the encoder resets all the states of the convolutional encoder to logic "0". Resetting the decoder resets the internal states of the Viterbi puncture logic, the Viterbi and Trellis phase ambiguity logic and the Viterbi and Trellis synchronization logic. However, it does not set the internal states of the path memory to a fixed value. To initialize the decoder path memory, the decoder must be flushed with 183 zeros.

# DEVICE THROUGHPUT DELAY VITERBI MODE

The delay through the convolutional encoder or decoder functions depends on the mode and rate of operation. The only modes with fixed non-variable throughput delays are parallel rate  $\frac{1}{2}$  and rate  $\frac{1}{3}$ .

The throughput delay through the encoder for rates  $\frac{1}{2}$  and  $\frac{1}{3}$  parallel operation is 10  $\frac{1}{2}$  periods of ENCOUTCLK. The throughput delay through the decoder for rate  $\frac{1}{2}$  and  $\frac{1}{3}$  parallel operation is 102  $\frac{1}{2}$  periods of DECOUTCLK for Short Memory Mode and 182  $\frac{1}{2}$  periods of DECOUTCLK for Long

Memory Mode.

The throughput delay through the decoder for rate <sup>1</sup>/<sub>2</sub> and <sup>1</sup>/<sub>3</sub> serial operation varies from the parallel modes by ± four clock period of DECOUTCLK. The variance is caused by the phasing of DECINCLK and the DECOUTCLK and the location of the RESET signal. If a fixed throughput delay is required for serial input data, two options exist. The first option is to use a serial-to-parallel converter and operate the Q1900 in Parallel Mode. The second option is to use external logic to reset the decoder and operate the Q1900 in Serial Mode. The external reset logic must guarantee that every time the reset occurs the phasing of the DECINCLK and DECOUTCLK is identical.

The throughput delay through the decoder for rate  $\frac{3}{4}$  and rate  $\frac{7}{8}$  parallel operation varies from the Parallel Short and Long Memory Modes by  $\pm$  four clock period of DECOUTCLK. This variance is caused by the Puncture Mode synchronization logic. Therefore, if a fixed throughput delay is required for rates  $\frac{3}{4}$  and  $\frac{7}{8}$ , external synchronization logic must be used.

# TRELLIS MODE

When operating with either rate  $\frac{2}{3}$  8-PSK coding or rate  $\frac{3}{4}$  16-PSK coding, the throughput delay of the encoder is 10  $\frac{1}{2}$  periods of the ENCINCLK clock. The throughput delay of the decoder is 182  $\frac{1}{2}$  periods of the DECINCLK clock.

# DIRECT VS. PERIPHERAL DATA MODE

There are two interface modes for the Q1900, Direct Data Mode and Peripheral Data Mode. Direct Data Mode interfaces with all data via the dedicated pins. This mode is most commonly used with synchronous data channels. Peripheral Data Mode interfaces with all data signals via processor interface registers. This mode is most commonly used with asynchronous data channels.

When operating in Peripheral Data Mode, the Q1900 signals are provided by writing to the preprocessor register addresses described in Table 5 for Viterbi Mode and Table 6 for Trellis Mode. All the pins should be connected to logic "0". Direct or Peripheral Data Mode is selected by setting bit 3 in both Encoder Control Register 2 and Decoder Control Register 2 of the processor interface (0 = Direct, 1 = Peripheral). Peripheral operation is described in the *Peripheral Applications Note* section.

| VITERBI    | REGI<br>ADD | STER<br>RESS | DATA | DIRECT DATA | DIRECT DATA |  |  |
|------------|-------------|--------------|------|-------------|-------------|--|--|
| SIGNALS    | DEC         | HEX          | ытэ  | FINJ FLUU   |             |  |  |
| ENCINDATIN | 05          | 05           | 0    | 33          | 51          |  |  |
| ENCINCLK   | 17          | 11           | 0-7  | 36          | 54          |  |  |
| ENCOUTCLK  | 18          | 12           | 0-7  | 44          | 66          |  |  |
| ENCRESET   | 06          | 06           | 1    | 37          | 55          |  |  |
| RO         | 00          | 00           | 4-6  | 18, 26, 29  | 32, 44, 47  |  |  |
| R1         | 00          | 00           | 0-2  | 17, 22, 28  | 31, 38, 46  |  |  |
| R2         | 01          | 01           | 4-6  | 16, 19, 27  | 30, 33, 45  |  |  |
| ROERASE    | 00          | 00           | 7    | 32          | 50          |  |  |
| R1ERASE    | 00          | 00           | 3    | 31          | 49          |  |  |
| R2ERASE    | 01          | 01           | 7    | 30          | 48          |  |  |
| DECINCLK   | 14          | 0E           | 0-7  | 11          | 25          |  |  |
| DECOUTCLK  | 15          | OF           | 0-7  | 23          | 39          |  |  |
| DECRESET   | 04          | 04           | 2    | 13          | 27          |  |  |

The Q1900 can be operated in Serial or Parallel Mode

respectively. Viterbi Mode supports rate <sup>1</sup>/<sub>2</sub> serial, rate

with various data rates for each mode. Parallel and

Serial Modes are shown in Figures 23 and 24

<sup>1</sup>/<sub>2</sub> parallel, rate <sup>1</sup>/<sub>3</sub> serial, rate <sup>1</sup>/<sub>3</sub> parallel, rate <sup>3</sup>/<sub>4</sub>

parallel and rate <sup>7</sup>/<sub>8</sub> parallel. Trellis Mode supports

rate <sup>2</sup>/<sub>3</sub> parallel 8-PSK and rate <sup>3</sup>/<sub>4</sub> parallel 16-PSK.

MODES OF OPERATION

Table 6. Signal Register Address for Trellis Mode

| TRELLIS<br>SIGNALS | REGISTER<br>ADDRESS<br>DEC HEX |    | DATA<br>BITS | DIRECT DATA<br>PINS PLCC | DIRECT DATA<br>PINS VTQFP |  |
|--------------------|--------------------------------|----|--------------|--------------------------|---------------------------|--|
| ENCDAT [0,1,2]     | 05                             | 05 | 0-2          | 33, 34, 35               | 51, 52, 53                |  |
| ENCINCLK           | 17                             | 11 | 0-7          | 36                       | 54                        |  |
| ENCOUTCLK          | 18                             | 12 | 0-7          | 44                       | 66                        |  |
| ENCRESET           | 06                             | 06 | 1            | 37                       | 55                        |  |
| DM00               | 00                             | 00 | 0, 4         | 27 20 20                 | 15 16 17                  |  |
| DIVIUU             | 01                             | 01 | 4            | 21, 20, 29               | 40, 40, 47                |  |
| PMO1               | 00                             | 00 | 1, 5         | 16 17 10                 | 20 21 22                  |  |
| DIVIUT             | 01                             | 01 | 5            | 10, 17, 10               | 30, 31, 32                |  |
| DM10               | 00                             | 00 | 2, 6         | 10 22 26                 | 22 20 11                  |  |
| DIVITU             | 01                             | 01 | 6            | 19, 22, 20               | 33, 30, 44                |  |
| DM11               | 00                             | 00 | 3, 7         | 20 21 22                 | 10 10 50                  |  |
| DIVITI             | 01                             | 01 | 7            | 30, 31, 32               | 40, 49, 30                |  |
| SECTOR [0-3]       | 01                             | 01 | 0-3          | 7, 8, 9, 10              | 21, 22, 23, 24            |  |
| DECINCLK           | 14                             | 0E | 0-7          | 11                       | 25                        |  |
| DECOUTCLK          | 15                             | OF | 0-7          | 23                       | 39                        |  |
| DECRESET           | 04                             | 04 | 2            | 13                       | 27                        |  |

#### PARALLEL VS SERIAL DATA MODES

For each code rate R, the Q1900 encoder function outputs  $^{1}/_{R}$  encoded bits for each input information bit. For instance, two encoded output bits are generated for each information bit when operating with code rate  $^{1}/_{2}$ . As described below, these encoded bits can be output in either parallel or serial fashion.

In Parallel Mode, data is output on parallel output pins. The input data rate is the same as the output data rate. In Serial Mode, data is output on one output pin





in a serial manner. The input data rate is <sup>1</sup>/<sub>2</sub> or <sup>1</sup>/<sub>3</sub> the output data rate. To accommodate for both Parallel and Serial Output Mode, two clocks must be provided to the encoder during each period. The first clock is used to input information bits on the ENCDATIN pin, and the second clock is used to output data on the C0 pin (Serial Mode) or on the C0, C1 and C2 pins (Parallel Mode).

The ratio between the frequency of the input information clock and output encoded bit clock changes with changing code rate. The clocking schemes for the different Parallel and Serial Modes are described below.

The following sections also describe how to initialize and configure the Q1900 for the different rates of operation. The Q1900 supports various user-selected operation functions and modes in addition to the rate selection. The selection of these functions is made via the processor control registers. A detailed description of the processor register is presented in the *Technical Specification* section. Table 7 shows the Viterbi rates of operation and the synchronization parameters.

| MOD             | e parami |            | CONTROL REGISTER BITS |                      |                      |                      |                  |       |               |               | NOTE REFERENCES    |                   |
|-----------------|----------|------------|-----------------------|----------------------|----------------------|----------------------|------------------|-------|---------------|---------------|--------------------|-------------------|
| Code Rate       | Format   | Modulation | Rate <sup>1</sup> /2  | Rate <sup>1</sup> /3 | Rate <sup>3</sup> /4 | Rate <sup>7</sup> /8 | Serial<br>Enable | OQPSK | Phase<br>Sync | Swap<br>Erase | Int Sync<br>Method | Erase Bit<br>Sync |
| <sup>1</sup> /2 | Serial   | BPSK       | 1                     | 0                    | 0                    | 0                    | 1                | -     | -             | 0             | 1                  | N/A               |
| 1/2             | Parallel | QPSK       | 1                     | 0                    | 0                    | 0                    | 0                | 0     | 0             | 0             | 2                  | A                 |
|                 |          |            | 1                     | 0                    | 0                    | 0                    | 0                | 0     | 0             | 1             | 2                  | В                 |
|                 |          |            | 1                     | 0                    | 0                    | 0                    | 0                | 0     | 1             | 0             | 3                  | A                 |
|                 |          |            | 1                     | 0                    | 0                    | 0                    | 0                | 0     | 1             | 1             | 3                  | В                 |
| 1/2             | Parallel | OQPSK      | 1                     | 0                    | 0                    | 0                    | 0                | 1     | 0             | 0             | 4                  | A                 |
|                 |          |            | 1                     | 0                    | 0                    | 0                    | 0                | 1     | 0             | 1             | 4                  | C                 |
|                 |          |            | 1                     | 0                    | 0                    | 0                    | 0                | 1     | 1             | 0             | 5                  | A                 |
|                 |          |            | 1                     | 0                    | 0                    | 0                    | 0                | 1     | 1             | 1             | 5                  | C                 |
| 1/3             | Serial   | BPSK       | 0                     | 1                    | 0                    | 0                    | 1                | -     | -             | 0             | 1                  | N/A               |
| 1/3             | Parallel | -          | 0                     | 1                    | 0                    | 0                    | 0                | -     | -             | 0             | 6                  | N/A               |
|                 | Parallel | QPSK       | 0                     | 0                    | 1                    | 0                    | 0                | 0     | 0             | 0             | 7                  | A                 |
| 34              |          |            | 0                     | 0                    | 1                    | 0                    | 0                | 0     | 0             | 1             | 7                  | В                 |
| 374             |          |            | 0                     | 0                    | 1                    | 0                    | 0                | 0     | 1             | 0             | 3                  | A                 |
|                 |          |            | 0                     | 0                    | 1                    | 0                    | 0                | 0     | 1             | 1             | 3                  | В                 |
| 3/4             | Parallel | OQPSK      | 0                     | 0                    | 1                    | 0                    | 0                | 1     | 0             | 0             | 8                  | A                 |
|                 |          |            | 0                     | 0                    | 1                    | 0                    | 0                | 1     | 0             | 1             | 8                  | C                 |
|                 |          |            | 0                     | 0                    | 1                    | 0                    | 0                | 1     | 1             | 0             | 5                  | A                 |
|                 |          |            | 0                     | 0                    | 1                    | 0                    | 0                | 1     | 1             | 1             | 5                  | C                 |
| 7/8             | Parallel | QPSK       | 0                     | 0                    | 0                    | 1                    | 0                | 0     | 0             | 0             | 7                  | A                 |
|                 |          |            | 0                     | 0                    | 0                    | 1                    | 0                | 0     | 0             | 1             | 7                  | В                 |
|                 |          |            | 0                     | 0                    | 0                    | 1                    | 0                | 0     | 1             | 0             | 3                  | A                 |
|                 |          |            | 0                     | 0                    | 0                    | 1                    | 0                | 0     | 1             | 1             | 3                  | В                 |
| 76              | Parallel | OQPSK      | 0                     | 0                    | 0                    | 1                    | 0                | 1     | 0             | 0             | 8                  | A                 |
|                 |          |            | 0                     | 0                    | 0                    | 1                    | 0                | 1     | 0             | 1             | 8                  | C                 |
| ·78             |          |            | 0                     | 0                    | 0                    | 1                    | 0                | 1     | 1             | 0             | 5                  | A                 |
|                 |          |            | 0                     | 0                    | 0                    | 1                    | 0                | 1     | 1             | 1             | 5                  | C                 |

Notes: Internal Synchronization Methods

- 1. Shifts input grouping pattern by one code word.
- 2. Edge actuation of SYNCCHNG signal toggles between
  - alternate decoder input mapping states:
  - State 1:  $RO_N \rightarrow RO_N$ ,  $R1_N \rightarrow R1_N$
  - State 2:  $RO_N \rightarrow R1_N/, R1_N \rightarrow RO_N$
- 3. Level activation of SYNCCHNG signal forces one of two decoder input mapping states:

State 1 (SYNCCHNG = 1):  $RO_N \rightarrow RO_N$ ,  $R1_N \rightarrow R1_N$ State 2 (SYNCCHNG = 0):  $RO_N \rightarrow R1_N/$ ,  $R1_N \rightarrow RO_N$ 

- State 2 (SINCCING = 0).  $KO_N = 2KI_N/2, KI_N = 2KO_N/2$
- 4. Edge actuation of SYNCCHNG signal toggles one of two decoder input mapping states:
  - State 1:  $RO_N \rightarrow RO_N, R1_N \rightarrow R1_N$
  - State 2:  $RO_N \rightarrow R1_{N-1}$ ,  $R1_N \rightarrow RO_N$
- Level actuation of SYNCCHNG signal forces one of two decoder input mapping states:
  State 1 (SYNCCHNG = 1): R0<sub>N</sub> -> R0<sub>N</sub>, R1<sub>N</sub> -> R1<sub>N</sub>
  - State 2 (SYNCCHNG = 0):  $RO_N -> R1_N/$ ,  $R1_{N-1} -> RO_N$

- 6. No internal synchronization control is provided; SYNCCHNG signal should be tied to logic 0.
- 7. Edge actuation of SYNCCHNG performs the same operation as synchronization method 2. In addition, the puncture code pattern is shifted by one state every other activation of SYNCCHNG.
- 8. Edge actuation of SYNCCHNG performs the same operation as synchronization method 4. In addition, the puncture code pattern is shifted by one state every other activation of SYNCCHNG.
- Erase Bit Synchronization
  - A. ROERASE and R1ERASE inputs follow R0 and R1 data signal synchronization methods.
  - B. ROERASE and R1ERASE inputs do not follow R0 and R1 data signal synchronization methods.
  - C. ROERASE input is not affected by synchronization methods. R1ERASE is delayed by one input code word when in synchronization state 2.

QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA Forward Error Correction Products Data Book, 80-24128-1 A, 8/98 Data Subject to Change Without Notice

#### **RATE 1/2 SERIAL VITERBI OPERATION**

When operating with code rate  $\frac{1}{2}$  in Serial Data Mode, two encoded bits (C0 and C1) are generated by the encoder for every information bit. These encoded bits are serially output from the C0 pin at two times the frequency of the input information. Likewise, two coded words (R0 and R1) are serially input into the decoder for every information bit output from the decoder. These coded words are input into the decoder through the R0 input.

When operating with rate <sup>1</sup>/<sub>2</sub> coding in Serial Input Data Mode, the Q1900 decoder does not adjust for phase ambiguities, but simply the grouping of the input serial words. That is, since the two code words are input one at a time, the decoder must group the code words prior to the decoding process. The input word can be grouped or paired in one of two ways. Only one pairing sequence is correct, pairing the R0 input code word with the next input code word R1. However, if the decoder is not provided with explicit information as to which input is the R0 code word (i.e., if the optional signal R0ACTIVE/ is not used), the decoder may incorrectly group the R1 code word with the next input, which would be the R0 code word from the next symbol. In this case, the automatic synchronization circuit will detect the incorrect alignment, and the assertion of the SYNCCHNG signal will adjust the input stream by stopping the input grouping circuit for a single period of the DECINCLK signal. This will result in the correct pairing of code words. This technique requires that the C0 code word for a given encoded symbol always be transmitted immediately prior to the C1 code word of the same symbol.

A typical configuration of the Q1900 encoder operating in rate <sup>1</sup>/<sub>2</sub> Serial Mode is shown in Figure 25. Data is clocked into the encoder on the rising edge of ENCINCLK. ENCOUTCLK should be twice the frequency of ENCINCLK. Data is clocked out of the



encoder on the rising edge of ENCCLKOUT which is the same frequency as ENCOUTCLK. An example of the decoder operating in rate <sup>1</sup>/<sub>2</sub> Serial Mode is shown in Figure 26. The demodulator output is quantized by a 3-bit Analog-to-Digital Converter (ADC) to generate the R0 soft decision input which is clocked into the decoder on the rising edge of DECINCLK. In this configuration, DECOUTCLK is one-half the frequency of DECINCLK. Decoded data is clocked out of the decoder on the rising edge of DECCLKOUT which is the same frequency as DECOUTCLK. In most cases, the DECCLKOUT signal should be used to clock the decoded data into subsequent processing stages.

The Q1900 is programmed for rate  $\frac{1}{2}$  Serial Mode operation by writing to the processor interface. An example initialization is shown in Table 8.



| Table 8. | Rate <sup>1</sup> /2 Serial Viterbi Mode Initialization Exampl | e                        |                                          |                                                                             |
|----------|----------------------------------------------------------------|--------------------------|------------------------------------------|-----------------------------------------------------------------------------|
| STEP     | REGISTER NAME                                                  | ADDRESS                  | VALUE                                    | COMMENTS                                                                    |
| 1        | Reserved Register                                              | 15H                      | 00H                                      | Decented Degisters Must De Set to 0 for Correct Operation                   |
| 2        | Reserved Register                                              | 16H                      | 00H                                      | Reserved Registers must be set to 0 for correct operation                   |
| 3        | Decoder Control Register 1                                     | 02H                      | 05H                                      | Serial Mode, BPSK Demodulator, Rate <sup>1</sup> /2 Selected                |
| 4        | Decoder Control Register 2                                     | 03H                      | 01H                                      | Sign-magnitude, Direct Data Mode, No Differential Encoder or<br>Descrambler |
| 5        | Decoder Control Register 3                                     | 04H                      | 01H                                      | Long Memory Mode, No Decoder Reset (Yet)                                    |
| 6        | Normalization Test Bit Count Input Register                    | 08H                      | FEH                                      | T Count - Threshold Set for 10%                                             |
| 7        | Normalization Test Normalize Count Input Register              | 09H                      | F9H                                      | N Count - Threshold Set for 10%                                             |
| 0        | DED Daried Input Degister LS Dute                              | 0411                     | ECU                                      | LS Byte of 24-bit Value of Period of On-chip BER                            |
| 0        | ber Period Input Register LS byte                              | Byte OAH FCH Monitor (Ex | Monitor (Example Period is 4000 Symbols) |                                                                             |
| 9        | BER Period Input Register CS Byte                              | OBH                      | FFH                                      | CS Byte of 24-bit Value of Period of On-chip BER Monitor                    |
| 10       | BER Period Input Register MS Byte                              | OCH                      | FFH                                      | MS Byte of 24-bit Value of Period of On-chip BER Monitor                    |
| 11       | Normalization Test Value Enable Register                       | 17H                      | 00H                                      | A Write of Any Value to This Register Begins the Normalization Test         |
| 12       | BER Test Value Enable Register                                 | 18H                      | 00H                                      | A Write of Any Value to This Register Begins the BER Test                   |
| 13       | Encoder Control Register 1                                     | 06H                      | 05H                                      | Serial Mode, Rate <sup>1</sup> /2, No Reset (Yet)                           |
| 14       | Encoder Control Register 2                                     | 07H                      | 00H                                      | Direct Data Mode, No Differential Encoder and No Scrambler                  |
| 15       | Decoder Control Register 3                                     | 04H                      | 05H                                      | Long Memory Mode, Reset Decoder                                             |
| 16       | Encoder Control Register 1                                     | 06H                      | 07H                                      | Serial Mode, Rate <sup>1</sup> /2, Reset Encoder                            |
| 17       | Decoder Control Register 3                                     | 04H                      | 01H                                      | Long Memory Mode, Clear Decoder Reset*                                      |
| 18       | Encoder Control Register 1                                     | 06H                      | 05H                                      | Serial Mode, Rate ½, Clear Encoder Reset**                                  |

\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

\*\* After a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

#### RATE 1/2 PARALLEL VITERBI OPERATION

When operating with code rate <sup>1</sup>/<sub>2</sub>, two encoded bits (C0 and C1) are generated by the encoder for every information bit. Likewise, two coded words are input to the decoder for every information bit output from the decoder.

Synchronization states differ between the Parallel and Serial Input Modes of rate ½ operation. When operating with parallel input data, the synchronization states of the decoder function assume operation with a QPSK demodulation system. In these types of systems, the C0 code word of the rate ½ encoded output is commonly transmitted on the in-phase or quadrature channel of the QPSK modulator, while the C1 code word is transmitted on the remaining channel. In this case, the Q1900 synchronization state machine must resolve one of two possible states. The initial synchronization state, upon device reset, connects the R0 code word inputs to the internal R0 data lines, and the R1 code word inputs to the R1 data lines. This is the normal synchronization state. When the Q1900 synchronization state changes due to the assertion of the SYNCCHNG signal, the alternate synchronization state occurs in which the inverse of the R0 code word input is used internally as the R1 code word and vice versa.

The alternate synchronization state offsets the effects of a 90 degree phase ambiguity associated with QPSK demodulators. A QPSK demodulator actually can synchronize in one of four phase states. However, two of the four states are related to the other two in that they are inversions of both the R0 and R1 values. The effects of this data inversion can be offset by enabling the on-chip differential encoder and decoder circuits on this device.

Thus, the Q1900 decoder need only differentiate between normal and alternate synchronization states in order to provide synchronization to QPSK demodulators as long as the differential decoder function is enabled, or some other means is provided by the system to offset the effects of the inversion of the data. When operating in rate  $\frac{1}{2}$  Parallel Data Mode and OQPSK modulation systems, an additional step is required when in the alternate synchronization state. In this case, the R1 input data is delayed by a single period of the DECINCLK signal prior to the "swap and invert" of the alternate synchronization state described for QPSK demodulators. This delay is useful for correcting the time offset of the in-phase (I) and quadrature (Q) channels of the OQPSK system.

A typical configuration of the Q1900 encoder operating in rate <sup>1</sup>/<sub>2</sub> Parallel Mode is shown in Figure 27. Data is clocked into the encoder on the rising edge of ENCINCLK. ENCOUTCLK should be the same frequency of ENCINCLK. Data is clocked out of the encoder on the rising edge of ENCCLKOUT, which is the same frequency as ENCOUTCLK. An example of the decoder operating in rate <sup>1</sup>/<sub>2</sub> Parallel Mode is shown in Figure 28. The demodulator output is quantized by a 3-bit ADC to generate the R0 and R1 soft decision inputs which are clocked into the decoder on the rising edge of DECINCLK. In this configuration, DECOUTCLK is the same frequency as DECINCLK. Decoded data is clocked out of the decoder on the rising edge of DECCLKOUT, which is the same frequency as DECOUTCLK. In most cases, the DECCLKOUT signal should be used to clock the decoded data into subsequent processing stages.

The Q1900 is programmed for rate  $\frac{1}{2}$  Parallel Mode operation by writing to the processor interface. An example initialization is shown in Table 9.





| TEP REGISTER NAME   |                                                      | ADDRESS | VALUE | COMMENTS                                                                       |  |  |
|---------------------|------------------------------------------------------|---------|-------|--------------------------------------------------------------------------------|--|--|
| 1 Reserved Register |                                                      | 15H     | 00H   | Descrued Degisters Must be Set to 0 for Correct Operation                      |  |  |
| 2                   | Reserved Register                                    |         | 00H   | Reserved Registers must be set to 0 for correct operation                      |  |  |
| 3                   | Decoder Data Input Register 1                        |         | 00H   | Sets Decoder Input to Zero*                                                    |  |  |
| 4                   | 4 Decoder Data Input Register 2                      |         | 00H   | Sets Decoder Input to Zero*                                                    |  |  |
| 5                   | Encoder Data Input Register                          | 05H     | 00H   | Set Encoder Input to Zero*                                                     |  |  |
| 6                   | Decoder Control Register 1                           | 02H     | 04H   | Parallell Mode, QPSK Demodulator, Rate 1/2 Selected                            |  |  |
| 7 Decode            | Deceder Central Register 2                           | 03H     | 01H   | Sign-magnitude, No Differential Encoder, No Descrambler, Direct Data Mode**    |  |  |
|                     | Decoder control Register 2                           |         | 09H   | Sign-magnitude, No Differential Encoder, No Descrambler, Peripheral Data Mode' |  |  |
| 8                   | Decoder Control Register 3                           | 04H     | 01H   | Long Memory Mode, No Decoder Reset (Yet)                                       |  |  |
| 9                   | Normalization Test Bit Count Input Register          | 08H     | FEH   | T Count*** - Threshold Set for 10%                                             |  |  |
| 10                  | Normalization Test Normalize Count<br>Input Register | 09H     | F9H   | N Count*** - Threshold Set for 10%                                             |  |  |
| 11 BER Period       | RFR Period Input Register IS Ryte                    | OAH     | FCH   | LS Byte of 24-bit Value of Period of On-chip BER                               |  |  |
|                     |                                                      |         |       | Monitor (Example Period is 4000 Symbols)                                       |  |  |
| 12                  | BER Period Input Register CS Byte                    | OBH     | FFH   | CS Byte of 24-bit Value of Period of On-chip BER Monitor                       |  |  |
| 13                  | BER Period Input Register MS Byte                    | OCH     | FFH   | MS Byte of 24-bit Value of Period of On-chip BER Monitor                       |  |  |
| 14                  | Normalization Test Value Enable Register             | 17H     | 00H   | A Write of Any Value to This Register Begins the Normalization Test            |  |  |
| 15                  | BER Test Value Enable Register                       | 18H     | 00H   | A Write of Any Value to This Register Begins the BER Test                      |  |  |
| 16                  | Encoder Control Register 1                           | 06H     | 04H   | Parallel Mode, Rate <sup>1</sup> /2, No Reset (Yet)                            |  |  |
| 17 En               | Encodor Control Pogistor 2                           | 07H     | 00H   | No Differential Encoder, No Scrambler, Direct Data Mode**                      |  |  |
|                     | Encoder control Register 2                           |         | 08H   | No Differential Encoder, No Scrambler, Peripheral Data Mode**                  |  |  |
| 18                  | Decoder Control Register 3                           | 04H     | 05H   | Long Memory Mode, Reset Decoder                                                |  |  |
| 19                  | Encoder Control Register 1                           | 06H     | 06H   | Parallel Mode, Rate <sup>1</sup> / <sub>2</sub> , Reset Encoder                |  |  |
| 20                  | Decoder Control Register 3                           | 04H     | 01H   | Long Memory Mode, Clear Decoder Reset****                                      |  |  |
| 21                  | Encoder Control Register 1                           | 06H     | 04H   | Parallel Mode, Rate 1/2, Clear Encoder Reset*****                              |  |  |

\*\*\* For Peripheral Data Mode, Rate <sup>3</sup>/<sub>4</sub> and Rate <sup>7</sup>/<sub>6</sub> Use T-count and N-Count From Rate <sup>3</sup>/<sub>4</sub> and Rate <sup>7</sup>/<sub>6</sub> Initialization Examples

\*\*\*\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

\*\*\*\*\* After a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

#### **RATE 1/3 SERIAL VITERBI OPERATION**

Operation with code rate <sup>1</sup>/<sub>3</sub> in Serial Data Mode is similar in function to the rate 1/2 serial operation previously described, except that three bits are generated by the encoder for each input information bit. When operating with rate <sup>1</sup>/<sub>3</sub> coding in Serial Data Mode, the decoder will group the input code words in a triplet grouping. If the SYNCCHNG signal is used to correct this code word grouping, the decoder will adjust the grouping by stopping the serial-to-parallel conversion process internally for a single period of DECINCLK. In this mode, there are three possible synchronization states. It is required that the input sequence to the decoder be the R0, R1, and finally the R2 input code word for each given symbol. This is the order in which the serialized code words C0, C1, and C2 are output from the encoder when operating in Serial Data Mode.

operating in rate <sup>1</sup>/<sub>3</sub> Serial Mode is shown in Figure 29. Data is clocked into the encoder on the rising edge of ENCINCLK. ENCOUTCLK should be three times the frequency of ENCINCLK. Data is clocked out of the encoder on the rising edge of ENCCLKOUT, which is the same frequency as ENCOUTCLK. An example of the decoder operating in rate <sup>1</sup>/<sub>3</sub> Serial Mode is shown in Figure 30. The demodulator output is quantized by a 3-bit ADC to generate the R0 soft decision input which is clocked into the decoder on the rising edge of DECINCLK. In this configuration, DECOUTCLK is one-third the frequency of DECINCLK. Decoded data is clocked out of the decoder on the rising edge of DECCLKOUT, which is the same frequency as DECOUTCLK.

The Q1900 is programmed for rate  $\frac{1}{3}$  Serial Mode operation by writing to the processor interface. An example initialization is shown in Table 10.



A typical configuration of the Q1900 encoder


| STEP | REGISTER NAME                                     | ADDRESS | VALUE | COMMENTS                                                                                     |
|------|---------------------------------------------------|---------|-------|----------------------------------------------------------------------------------------------|
| 1    | Reserved Register                                 | 15H     | 00H   | Descrived Degisters Must be Set to 0 for Correct Operation                                   |
| 2    | Reserved Register                                 | 16H     | 00H   | Reserved Registers must be set to 0 for correct operation                                    |
| 3    | Decoder Control Register 1                        | 02H     | 11H   | Serial Mode, Rate <sup>1</sup> /3 Selected                                                   |
| 4    | Decoder Control Register 2                        | 03H     | 01H   | Sign-magnitude, Direct Data Mode, No Differential Encoder or<br>Descrambler                  |
| 5    | Decoder Control Register 3 04H                    |         |       | Long Memory Mode, No Decoder Reset (Yet)                                                     |
| 6    | Normalization Test Bit Count Input Register       | 08H     | FEH   | T Count - Threshold Set for 10%                                                              |
| 7    | Normalization Test Normalize Count Input Register | 09H     | F9H   | N Count - Threshold Set for 10%                                                              |
| 8    | BER Period Input Register LS Byte                 | OAH FCH |       | LS Byte of 24-bit Value of Period of On-chip BER<br>Monitor (Example Period is 4000 Symbols) |
| 9    | BER Period Input Register CS Byte                 | OBH     | FFH   | CS Byte of 24-bit Value of Period of On-chip BER Monitor                                     |
| 10   | BER Period Input Register MS Byte                 | 0CH     | FFH   | MS Byte of 24-bit Value of Period of On-chip BER Monitor                                     |
| 11   | Normalization Test Value Enable Register          | 17H     | 00H   | A Write of Any Value to This Register Begins the Normalization Tes                           |
| 12   | BER Test Value Enable Register                    | 18H     | 00H   | A Write of Any Value to This Register Begins the BER Test                                    |
| 13   | Encoder Control Register 1                        | 06H     | 11H   | Serial Mode, Rate <sup>1</sup> /3, No Reset (Yet)                                            |
| 14   | Encoder Control Register 2                        | 07H     | 00H   | Direct Data Mode, No Differential Encoder and No Scrambler                                   |
| 15   | Decoder Control Register 3                        | 04H     | 05H   | Long Memory Mode, Reset Decoder                                                              |
| 16   | Encoder Control Register 1                        | 06H     | 13H   | Serial Mode, Rate <sup>1</sup> /3, Reset Encoder                                             |
| 17   | Decoder Control Register 3                        | 04H     | 01H   | Long Memory Mode, Clear Decoder Reset*                                                       |
| 18   | Encoder Control Register 1                        | 06H     | 11H   | Serial Mode, Rate <sup>1</sup> /3, Clear Encoder Reset**                                     |

\*\* After a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

# RATE 1/3 PARALLEL VITERBI OPERATION

Operation with code rate <sup>1</sup>/<sub>3</sub> in Parallel Data Mode is similar in function to rate <sup>1</sup>/<sub>2</sub> Parallel Data Mode previously described, except that three code bits are generated by the encoder for each input information bit. The Q1900 is programmed for rate <sup>1</sup>/<sub>3</sub> Parallel Mode operation by writing to the processor interface. An example initialization is shown in Table 11. When operating with code rate <sup>1</sup>/<sub>3</sub> and Parallel Data Input Mode at the decoder, the synchronization circuit does not affect the data. Data input to the decoder in this mode must be in the correct sequence and input on the correct R0, R1, and R2 inputs. However, the onchip differential decoder can be enabled to offset the inversion of the data which may occur in such systems as a BPSK transmission network.

| STEP | REGISTER NAME                                        | ADDRESS                                           | VALUE | COMMENTS                                                                         |
|------|------------------------------------------------------|---------------------------------------------------|-------|----------------------------------------------------------------------------------|
| 1    | Reserved Register                                    | 15H                                               | 00H   | Descrived Desisters Must be Cet to 0 for Correct Operation                       |
| 2    | Reserved Register                                    | 16H                                               | 00H   | Reserved Registers must be set to 0 for correct operation                        |
| 3    | Decoder Data Input Register 1                        | 00H                                               | 00H   | Sets Decoder Input to Zero**                                                     |
| 4    | Decoder Data Input Register 2                        | 01H                                               | 00H   | Sets Decoder Input to Zero**                                                     |
| 5    | Encoder Data Input Register                          | 05H                                               | 00H   | Set Encoder Input to Zero**                                                      |
| 6    | Decoder Control Register 1                           | 02H                                               | 10H   | Parallell Mode, QPSK Demodulator, Rate <sup>1</sup> /3 Selected                  |
| 7    | Deceder Centrel Register 2                           | 0211                                              | 01H   | Sign-magnitude, No Differential Encoder, No Descrambler, Direct Data Mode***     |
| /    | Decoder control Register 2                           | 030                                               | 09H   | Sign-magnitude, No Differential Encoder, No Descrambler, Peripheral Data Mode*** |
| 8    | Decoder Control Register 3                           | 04H                                               | 01H   | Long Memory Mode, No Decoder Reset (Yet)                                         |
| 9    | Normalization Test Bit Count Input Register          | 08H                                               | FEH   | T Count - Threshold Set for 10%                                                  |
| 10   | Normalization Test Normalize<br>Count Input Register | rmalization Test Normalize 09H unt Input Register |       | N Count - Threshold Set for 10%                                                  |
| 11   | BER Period Input Register LS Byte                    | 0AH                                               | F9H   | LS Byte of 24-bit Value of Period of On-chip BER Monitor                         |
| 12   | BER Period Input Register CS Byte                    | OBH                                               | FFH   | CS Byte of 24-bit Value of Period of On-chip BER Monitor                         |
| 13   | BER Period Input Register MS Byte                    | 0CH                                               | FFH   | MS Byte of 24-bit Value of Period of On-chip BER Monitor                         |
| 14   | Normalization Test Value Enable Register             | 17H                                               | 00H   | A Write of Any Value to This Register Begins the Normalization Test              |
| 15   | BER Test Value Enable Register                       | 18H                                               | 00H   | A Write of Any Value to This Register Begins the BER Test                        |
| 16   | Encoder Control Register 1                           | 06H                                               | 10H   | Parallel Mode, Rate <sup>1</sup> /3, No Reset (Yet)                              |
| 17   | Encoder Control Degister 2                           | 0711                                              | 00H   | No Differential Encoder, No Scrambler, Direct Data Mode***                       |
| 17   | 7 Encoder Control Register 2                         |                                                   | 08H   | No Differential Encoder, No Scrambler, Peripheral Data Mode***                   |
| 18   | Decoder Control Register 3                           | 04H                                               | 05H   | Long Memory Mode, Reset Decoder                                                  |
| 19   | Encoder Control Register 1                           | 06                                                | 12H   | Parallel Mode, Rate <sup>1</sup> /3, Reset Encoder                               |
| 20   | Decoder Control Register 3                           | 04H                                               | 01H   | Long Memory Mode, Clear Decoder Reset****                                        |
| 21   | Encoder Control Register                             | 06H                                               | 10H   | Parallel Mode, Rate <sup>1</sup> /3, Clear Encoder Reset*****                    |

Table 11. Rate <sup>1</sup>/3 Parallel Viterbi Mode Initialization Example for 84-pin PLCC\* Package

\* Configuration for 100-pin VTQFP package is the same Except for pin numbers

\*\* This Step is Only Required for Peripheral Data Mode

\*\*\* Select Direct Data Mode or Peripheral Data Mode

\*\*\*\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

\*\*\*\*\* After a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

#### **RATE 3/4 PARALLEL VITERBI OPERATION**

When operating with code rate  $\frac{3}{4}$  in Parallel Data Mode, four encoded bits (two C0 and C1 pairs) are generated by the encoder for every three information bits. These encoded bits are output from the C0 and C1 pins at  $\frac{2}{3}$  the frequency of the input information. Likewise, four coded words (two R0 and R1 pairs) are input into the decoder for every three information bits output from the decoder. These coded words are input into the decoder through the R0 and R1 input.

Operation with the internal puncture code rates is similar to rate <sup>1</sup>/<sub>2</sub> parallel operation except that the possible synchronization states increase due to the ambiguity with the pattern of the puncture process. When operating with code rate <sup>3</sup>/<sub>4</sub> with automatic synchronization enabled, the decoder first performs the phase ambiguity resolution process. Next, the paired code words are processed by a null-symbol insertion circuit that must correctly insert the null symbols in the place where code words were erased at the encoder. When operating with code rate <sup>3</sup>/<sub>4</sub>, this additional synchronization process adds a factor of two to the number of possible correct synchronization states for a total of four possible correct states. The Q1900 decoder synchronization circuit attempts each possible state in sequence. The synchronization state changes each time the SYNCCHNG input is asserted.

The first symbol pair output from the encoder is indicated by an active High state at the C2 (pin 42 PLCC or pin 62 VTQFP) output when operating in rate <sup>3</sup>/<sub>4</sub> mode. A typical configuration of the Q1900 encoder operating in rate <sup>3</sup>/<sub>4</sub> Parallel Mode is shown in Figure 31.

The Rate <sup>3</sup>/<sub>4</sub> encoder requires a hardware reset that is synchronous to the ENCINCLK and ENCOUTCLK. The Rate <sup>3</sup>/<sub>4</sub> encoder shall be reset by applying the rising edge of ENCRESET 20 ns prior to the rising edge of ENCOUTCLK. The relationship of ENCINCLK, ENCOUTCLK, ENCRESET and the Valid timing regions for reseting the encoder are shown in Figure 32.

Data is clocked into the encoder on the rising edge of ENCINCLK. ENCOUTCLK should be <sup>2</sup>/<sub>3</sub> the frequency of ENCINCLK. Data is clocked out of the encoder on the rising edge of ENCCLKOUT, which is the same frequency as ENCOUTCLK. An example of the decoder operating in rate <sup>3</sup>/<sub>4</sub> Parallel Mode is shown in Figure 33. The demodulator output is quantized by a 3-bit ADC to generate the R0 and R1 soft decision inputs which are clocked into the decoder on the rising edge of DECINCLK. In this configuration, DECOUTCLK is <sup>3</sup>/<sub>2</sub> the frequency of DECINCLK. Decoded data is clocked out of the decoder on the rising edge of DECCLKOUT which is the same frequency as DECOUTCLK. In most cases, the DECCLKOUT signal should be used to clock the decoded data into subsequent processing stages.

The Q1900 is programmed for rate <sup>3</sup>/<sub>4</sub> Parallel Mode operation by writing to the processor interface. An example initialization is shown in Table 12.





| Table 12 | able 12. Rate <sup>3</sup> /4 Parallel Viterbi Mode Initialization Example |         |       |                                                                                              |  |  |  |
|----------|----------------------------------------------------------------------------|---------|-------|----------------------------------------------------------------------------------------------|--|--|--|
| STEP     | REGISTER NAME                                                              | ADDRESS | VALUE | COMMENTS                                                                                     |  |  |  |
| 1        | Reserved Register                                                          | 15H     | 00H   | Deconved Degisters Must De Set to O for Correct Operation                                    |  |  |  |
| 2        | Reserved Register                                                          | 16H     | 00H   | Reserved Registers must be set to 0 for correct Operation                                    |  |  |  |
| 3        | Decoder Control Register 1                                                 | 02H     | 08H   | Parallel Mode, QPSK Demodulator, Rate <sup>3</sup> /4 Selected                               |  |  |  |
| 4        | Decoder Control Register 2                                                 | 03H     | 01H   | Sign-magnitude, Direct Data Mode*, No Differential Encoder or<br>Descrambler                 |  |  |  |
| 5        | 5 Decoder Control Register 3                                               |         | 01H   | Long Memory Mode, No Decoder Reset (Yet)                                                     |  |  |  |
| 6        | Normalization Test Bit Count Input Register                                | 08H     | F4H   | T Count - Threshold Set for 1.7%                                                             |  |  |  |
| 7        | Normalization Test Normalize Count Input Register                          | 09H     | F9H   | N Count - Threshold Set for 1.7%                                                             |  |  |  |
| 8        | BER Period Input Register LS Byte                                          | OAH     | FCH   | LS Byte of 24-bit Value of Period of On-chip BER<br>Monitor (Example Period is 4000 Symbols) |  |  |  |
| 9        | BER Period Input Register CS Byte                                          | OBH     | FFH   | CS Byte of 24-bit Value of Period of On-chip BER Monitor                                     |  |  |  |
| 10       | BER Period Input Register MS Byte                                          | OCH     | FFH   | MS Byte of 24-bit Value of Period of On-chip BER Monitor                                     |  |  |  |
| 11       | Normalization Test Value Enable Register                                   | 17H     | 00H   | A Write of Any Value to This Register Begins the Normalization Test                          |  |  |  |
| 12       | BER Test Value Enable Register                                             | 18H     | 00H   | A Write of Any Value to This Register Begins the BER Test                                    |  |  |  |
| 13       | Encoder Control Register 1                                                 | 06H     | 08H   | Parallel Mode, Rate <sup>3</sup> /4, No Reset (Yet)                                          |  |  |  |
| 14       | Encoder Control Register 2                                                 | 07H     | 00H   | Direct Data Mode, No Differential Encoder and No Scrambler                                   |  |  |  |
| 15       | Decoder Control Register 3                                                 | 04H     | 05H   | Long Memory Mode, Reset Decoder                                                              |  |  |  |
| 16       | Issue Hardware Encoder Reset                                               | -       | -     | See Description in Text**                                                                    |  |  |  |
| 17       | Decoder Control Register 3                                                 | 04H     | 01H   | Long Memory Mode, Clear Decoder Reset***                                                     |  |  |  |

\* For Rate <sup>3</sup>/<sub>4</sub> Peripheral Data Mode, Use Rate <sup>1</sup>/<sub>2</sub> Peripheral Data Mode and Program T-count and N-count for Rate <sup>3</sup>/<sub>4</sub>

\*\* For a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

\*\*\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

#### **RATE 7/8 PARALLEL VITERBI OPERATION**

When operating with code rate <sup>7</sup>/<sub>8</sub> in Parallel Data Mode, eight encoded bits (four C0 and C1 pairs) are generated by the encoder for every seven information bits. These encoded bits are output from the C0 and C1 pins at <sup>4</sup>/<sub>7</sub> the frequency of the input information. Likewise, eight coded words (four R0 and R1 pairs) are input into the decoder for every seven information bits output from the decoder. These coded words are input into the decoder through the R0 and R1 input.

Operation with the internal puncture code rates is similar to rate 1/2 parallel operation, except that the possible synchronization states increase due to the ambiguity with the pattern of the puncture process. When operating with code rate <sup>7</sup>/<sub>8</sub> with automatic synchronization enabled, the decoder first performs the phase ambiguity resolution process. Next, the paired code words are processed by a null-symbol insertion circuit that must correctly insert the null symbols in the place where code words were erased at the encoder. When operating with code rate <sup>7</sup>/<sub>8</sub>, this additional synchronization process adds a factor of four to the number of possibly correct synchronization states for a total of eight possibly correct states. The Q1900 decoder synchronization circuit attempts each possible state in sequence. The synchronization state changes each time the SYNCCHNG input is asserted.

The first symbol pair output from the encoder is indicated by an active High state at the C2 (pin 42 PLCC or pin 62 VTQFP) output when operating in rate <sup>7</sup>/<sub>8</sub> mode. A typical configuration of the Q1900 encoder operating in rate <sup>7</sup>/<sub>8</sub> Parallel Mode is shown in Figure 34.

The Rate <sup>7</sup>/<sub>8</sub> encoder requires a hardware reset that is synchronous to the ENCINCLK and ENCOUTCLK. The Rate <sup>7</sup>/<sub>8</sub> encoder shall be reset by applying the rising edge of ENCRESET 20 ns prior to the rising edge of ENCOUTCLK. The relationship of ENCINCLK, ENCOUTCLK, ENCRESET and the valid timing regions for reseting the encoder are shown in Figure 35. Data is clocked into the encoder on the rising edge of ENCINCLK. ENCOUTCLK should be <sup>4</sup>/<sub>7</sub> the frequency of ENCINCLK.

Data is clocked out of the encoder on the rising edge of ENCCLKOUT, which is the same frequency as ENCOUTCLK. An example of the decoder operating in rate <sup>7</sup>/<sub>8</sub> Parallel Mode is shown in Figure 36. The demodulator output is quantized by a 3-bit ADC to generate the R0 and R1 soft decision inputs which are clocked into the decoder on the rising edge of DECINCLK. In this configuration, DECOUTCLK is <sup>7</sup>/<sub>8</sub> the frequency of DECINCLK. Decoded data is clocked out of the decoder on the rising edge of DECCLKOUT which is the same frequency as DECOUTCLK. In most cases, the DECCLKOUT signal should be used to clock the decoded data into subsequent processing stages.

The Q1900 is programmed for rate 7/8 Parallel Mode operation by writing to the processor interface. An example initialization is shown in Table 13.





| Table 13 | <sup>7</sup> /8 Parallel Viterbi Mode Initialization Example |         |       |                                                                                              |
|----------|--------------------------------------------------------------|---------|-------|----------------------------------------------------------------------------------------------|
| STEP     | REGISTER NAME                                                | ADDRESS | VALUE | COMMENTS                                                                                     |
| 1        | Reserved Register                                            | 15H     | 00H   | Deserved Degisters Must De Set to 0 for Correct Operation                                    |
| 2        | Reserved Register                                            | 16H     | 00H   | Reserved Registers must be set to 0 for correct operation                                    |
| 3        | Decoder Control Register 1                                   | 02H     | 20H   | Parallel Mode, QPSK Demodulator, Rate <sup>7</sup> /8 Selected                               |
| 4        | Decoder Control Register 2                                   | 03H     | 01H   | Sign-magnitude, Direct Data Mode*, No Differential Encoder or<br>Descrambler                 |
| 5        | 5 Decoder Control Register 3                                 |         | 01H   | Long Memory Mode, No Decoder Reset (Yet)                                                     |
| 6        | Normalization Test Bit Count Input Register                  | 08H     | E3H   | T Count - Threshold Set for 0.8%                                                             |
| 7        | Normalization Test Normalize Count Input Register            | 09H     | F8H   | N Count - Threshold Set for 0.8%                                                             |
| 8        | BER Period Input Register LS Byte                            | OAH     | FCH   | LS Byte of 24-bit Value of Period of On-chip BER<br>Monitor (Example Period is 4000 Symbols) |
| 9        | BER Period Input Register CS Byte                            | OBH     | FFH   | CS Byte of 24-bit Value of Period of On-chip BER Monitor                                     |
| 10       | BER Period Input Register MS Byte                            | 0CH     | FFH   | MS Byte of 24-bit Value of Period of On-chip BER Monitor                                     |
| 11       | Normalization Test Value Enable Register                     | 17H     | 00H   | A Write of Any Value to This Register Begins the Normalization Test                          |
| 12       | BER Test Value Enable Register                               | 18H     | 00H   | A Write of Any Value to This Register Begins the BER Test                                    |
| 13       | Encoder Control Register 1                                   | 06H     | 20H   | Parallel Mode, Rate <sup>7</sup> / <sub>8</sub> , No Reset (Yet)                             |
| 14       | Encoder Control Register 2                                   | 07H     | 00H   | Direct Data Mode, No Differential Encoder and No Scrambler                                   |
| 15       | Decoder Control Register 3                                   | 04H     | 05H   | Long Memory Mode, Reset Decoder                                                              |
| 16       | Issue Hardware Encoder Reset                                 | -       | _     | See Description in Text**                                                                    |
| 17       | Decoder Control Register 3                                   | 04H     | 01H   | Long Memory Mode, Clear Decoder Reset***                                                     |

\* For Rate <sup>1</sup>/<sub>4</sub> Peripheral Data Mode Use Rate <sup>1</sup>/<sub>2</sub> Peripheral Data Mode and Program T-count and N-count for Rate <sup>1</sup>/<sub>8</sub>

\*\* For a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

\*\*\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

# HIGHER VITERBI CODE RATE OPERATION USING EXTERNAL PUNCTURING

The Q1900 Viterbi Mode encoder and decoder can encode and decode punctured code rates other than the rate <sup>3</sup>/<sub>4</sub> and <sup>7</sup>/<sub>8</sub> code implemented internally. Operation with these other codes requires the use of external puncture and null-symbol insertion circuits. The Q1900 decoder function includes symbol erasure inputs for the R0, R1, and R2 code words which are used to indicate a null-symbol to the decoder. When using external puncturing, external circuitry is typically used to synchronize the decoder for phase ambiguities and puncture pattern alignments.

# RATE 2/3 8-PSK TRELLIS OPERATION

When operating with trellis code rate <sup>2</sup>/<sub>3</sub>, three encoded bits (ENCC0, ENCC1, and ENCC2) are generated by the encoder for every two input information bits. Likewise, three coded words are input to the decoder for every two information bits output from the decoder.

The input data stream is processed by a serial-toparallel converter to generate the ENCDAT[0] and ENCDAT[1] input pair. This data pair is clocked into the Q1900 trellis encoder at one-half the rate of the input data (bit) clock. For every 2 input bits (ENCDAT[0] and ENCDAT[1]), the encoder generates 3 output bits (ENCC0, ENCC1, and ENCC2). See Figure 37. This 3-bit output is supplied to an external 8-PSK modulator. The mapping from the 3-bit encoder output to transmitted phase is shown in Table 14.

For rate  $\frac{2}{3}$  8-PSK operation, the ENCDAT[2] input is not used and should be grounded.





At the receiver (Figure 38), the demodulated output is typically sampled and quantized. In this example, each channel is quantized by a 6-bit ADC and used to address two  $4K \times 8$  branch metric lookup ROMs. The conversion from quantized I & Q to branch metrics and sector number is programmed in the ROMs (Table 2). Note: The conversion from I & Q to phase is:

phase =  $\tan^{-1} (Q/I)$ .

For each set of branch metrics and sector number

clocked into the Trellis decoder, 2 decoded outputs are generated, DECDAT[0] and DECDAT[1]. The parallelto-serial converter that processes the output data bits requires a clock that is two times the frequency of the symbol clock.

The Q1900 trellis encoder and decoder are programmed for rate <sup>2</sup>/<sub>3</sub> 8-PSK operation by writing to the processor interface. A register initialization for this example is shown in Table 15.



| STEP | REGISTER NAME                                        | ADDRESS | VALUE | COMMENTS                                                       |
|------|------------------------------------------------------|---------|-------|----------------------------------------------------------------|
| 1    | Reserved Register                                    | 15H     | 00H   | Descrived Degister Must De Cet to O for Correct Operation      |
| 2    | Reserved Register                                    | 16H     | 00H   | Reserved Register must be set to 0 for correct operation       |
| 3    | Decoder Data Input Register 1                        | 00H     | 00H   | Sets Decoder Input to Zero*                                    |
| 4    | Decoder Data Input Register 2                        | 01H     | 00H   | Sets Decoder Input to Zero*                                    |
| 5    | Encoder Data Input Register                          | 05H     | 00H   | Sets Encoder Input to Zero*                                    |
| 6    | Decoder Control Register 1                           | 02H     | СОН   | Must Program for Correct Operation                             |
| 7    | Deceder Control Degister 2                           | 0011    | 91H   | Direct Data Mode**, Ambiguity Decoder On, Rate 3/3             |
| 1    | Decoder control Register 2                           | USH     | 99H   | Peripheral Data Mode**, Ambiguity Decoder On, Rate 3/3         |
| 8    | Decoder Control Register 3                           | 04H     | 01H   | Clear Reset Bit                                                |
| 9    | Normalization Test Bit-Count Input Register          | 08H     | FEH   | T Count - Threshold Set for 10%                                |
| 10   | Normalization Test Normalize-Count Input<br>Register | 09H     | F9H   | N Count - Threshold Set for 10%                                |
| 11   | Normalization Test Value-Enable Register             | 17H     | XXH   | Write Any Value to This Register to Begin the Normalization Te |
| 12   | Encoder Control Register 1                           | 06H     | 84H   | Clear Reset Bit                                                |
| 10   | Freeder Central Desister 2                           | 0711    | 90H   | Direct Data Mode, Ambiguity Resolver On, Rate 3/3              |
| 13   | Encoder Control Register 2                           | U/H     | 98H   | Peripheral Data Mode, Ambiguity Resolver On, Rate 3/3          |
| 14   | Decoder Control Register 3                           | 04H     | 051H  | Set Reset Bit (Resets Decoder)                                 |
| 15   | Encoder Control Register 1                           | 06H     | 86H   | Set Reset Bit (Resets Encoder)                                 |
| 16   | Decoder Control Register 3                           | 04H     | 01H   | Clear Decoder Reset ***                                        |
| 17   | Encoder Control Register 1                           | 06H     | 84H   | Clear Encoder Reset Bit****                                    |

\*\* Select Direct Data Mode or Peripheral Data Mode

\*\*\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

\*\*\*\* After a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

#### RATE 3/4 16-PSK TRELLIS OPERATION

When operating with trellis code rate <sup>3</sup>/<sub>4</sub>, four encoded bits (ENCC0, ENCC1, ENCC2 and ENCC3) are generated by the encoder for every three input information bits. Likewise, four coded words are input to the decoder for every three information bits output from the decoder

The input data stream is processed by a serial-toparallel converter to generate the ENCDAT[0], ENCDAT[1], and ENCDAT[2] input group. This data group is clocked into the Q1900 at one-third the rate of the input data clock. For every 3 input bits (ENCDAT[0], ENCDAT[1], and ENCDAT[2]), the encoder generates 4 output bits (ENCC0, ENCC1, ENCC2, and ENCC3). See Figure 39. This 4-bit output is supplied to an external 16-PSK modulator. The mapping from the 4-bit encoder output to transmitted phase is shown in Table 16.

At the receiver, shown in Figure 40, the demodulated

output is typically sampled and quantized. In this example, each channel is quantized by a 6-bit ADC and used to address two  $4K \times 8$  branch metric lookup ROMs. The conversion from quantized I & Q to branch metrics and sector number is programmed in ROMs. See Table 3. Note: the conversion from I & Q to phase is:

#### phase = $\tan^{-1} (Q/I)$

For each set of branch metrics and sector numbers clocked into the trellis decoder, 3 decoded outputs are generated (DECDAT[0], DECDAT[1], and DECDAT[2]). The parallel-to-serial converter that processes the output data bits requires a clock that is three times the frequency of the symbol clock.

The Q1900 TCM encoder and PTCM decoder are programmed for rate <sup>3</sup>/<sub>4</sub> 16-PSK operation by writing to the processor interface. An example register initialization for this example is shown in Table 17.





#### Table 16. Mapping of Rate <sup>3</sup>/<sub>4</sub> 16-PSK Encoder Output to Transmitted Phase

| Encoder Output<br>(Binary) | Transmitted<br>Phase | Encoder Output<br>(Binary) | Transmitted<br>Phase |
|----------------------------|----------------------|----------------------------|----------------------|
| 0000                       | 0°                   | 1100                       | 180°                 |
| 0001                       | 22.5°                | 1101                       | 202.5°               |
| 0011                       | 45°                  | 1111                       | 225°                 |
| 0010                       | 67.5°                | 1110                       | 247.5°               |
| 0100                       | <b>90</b> °          | 1000                       | 270°                 |
| 0101                       | 112.5°               | 1001                       | <b>292</b> .5°       |
| 0111                       | 135°                 | 1011                       | 315°                 |
| 0110                       | 157.5°               | 1010                       | 337.5°               |

### Table 17. Rate <sup>3</sup>/<sub>4</sub> Trellis Mode Initialization Example

| STEP | REGISTER NAME                                        | ADDRESS | VALUE | COMMENTS                                                         |  |
|------|------------------------------------------------------|---------|-------|------------------------------------------------------------------|--|
| 1    | Reserved Register                                    | 15H     | 00H   | Decented Decistor Must De Sat to O for Correct Operation         |  |
| 2    | Reserved Register                                    | 16H     | 00H   | Reserved Register Must be set to 0 for correct operation         |  |
| 3    | Decoder Data Input Register 1                        | 00H     | 00H   | Sets Decoder Input to Zero*                                      |  |
| 4    | Decoder Data Input Register 2                        | 01H     | 00H   | Sets Decoder Input to Zero*                                      |  |
| 5    | Encoder Data Input Register                          | 05H     | 00H   | Sets Encoder Input to Zero*                                      |  |
| 6    | Decoder Control Register 1                           | 02H     | СОН   | Must Program for Correct Operation                               |  |
| 7    | Deceder Control Pogistor 2                           | 030     | 11H   | Direct Data Mode**, Ambiguity Decoder On, Rate 3/4               |  |
| /    | Decoder control Register 2                           | 030     | 19H   | Peripheral Data Mode**, Ambiguity Decoder On, Rate 3/4           |  |
| 8    | Decoder Control Register 3                           | 04H     | 01H   | Clear Reset Bit                                                  |  |
| 9    | Normalization Test Bit-Count Input Register          | 08H     | FEH   | T Count - Threshold Set for 10%                                  |  |
| 10   | Normalization Test Normalize-Count Input<br>Register | 09H     | F9H   | N Count - Threshold Set for 10%                                  |  |
| 11   | Normalization Test Value-Enable Register             | 17H     | XXH   | Write Any Value to This Register to Begin the Normalization Test |  |
| 12   | Encoder Control Register 1                           | 06H     | 84H   | Clear Reset Bit                                                  |  |
| 10   | Encodor Control Dogistor 2                           | 0711    | 10H   | Direct Data Mode, Ambiguity Resolver On, Rate 3/4                |  |
| 15   | Encoder control Register 2                           | 0/11    | 18H   | Peripheral Data Mode, Ambiguity Resolver On, Rate 3/4            |  |
| 14   | Decoder Control Register 3                           | 04H     | 051H  | Set Reset Bit (Resets Decoder)                                   |  |
| 15   | Encoder Control Register 1                           | 06H     | 86H   | Set Reset Bit (Resets Encoder)                                   |  |
| 16   | Decoder Control Register 3                           | 04H     | 01H   | Clear Decoder Reset ***                                          |  |
| 17   | Encoder Control Register 1                           | 06H     | 84H   | Clear Encoder Reset Bit****                                      |  |
|      |                                                      |         |       |                                                                  |  |

This Step is Only Required for Peripheral Data Mode Select Direct Data Mode or Peripheral Data Mode

\*\*

\*\*\* After a Minimum of 2 DECINCLK and 2 DECOUTCLK Clock Periods

\*\*\*\* After a Minimum of 2 ENCINCLK and 2 ENCOUTCLK Clock Periods

# **TECHNICAL SPECIFICATION PROCESSOR INTERFACE**

The on-chip processor interface of the Q1900 allows a processor to set the operational mode and monitor the device's internal status. The interface includes an 8-bit data bus, a 5-bit address bus, and read enable, write enable, and chip select lines. This interface will operate with most major microprocessor and signal processor families without wait state logic. It can also write and read data to and from the encoder and decoder functions. In this mode, the Q1900 operates as a single-chip FEC peripheral to the processor system.

The Q1900 processor interface has 4 read registers and 21 write registers for the Viterbi Mode and 2 read registers and 21 write registers for the Trellis Mode.

### READ REGISTERS

Tables 18 and 19 show the memory maps for the Viterbi and Trellis Modes read registers, respectively. Tables 20 and 21 describe the functions of each read register and bit in detail for the Viterbi and Trellis Modes, respectively.

# WRITE REGISTERS

Table 22 and 23 show the memory maps for the Viterbi and Trellis Modes write registers, respectively. Tables 24 and 25 describe the functions of each write register and bit in detail for the Viterbi and Trellis Modes, respectively.

| able 18                                     | . Viterb                     | i Read Registers                        | Memory Map |             |                |                        |         |       |            |
|---------------------------------------------|------------------------------|-----------------------------------------|------------|-------------|----------------|------------------------|---------|-------|------------|
| ADD                                         | RESS                         |                                         | DATA BITS  |             |                |                        |         |       |            |
| DEC                                         | HEX                          | D7                                      | D6         | D5          | D4             | D3                     | D2      | D1    | DO         |
| 00                                          | 00                           |                                         |            |             | Decoder Data ( | Output Register        |         |       |            |
| 00                                          | 00                           | Reserved                                | Reserved   | ROEOUT/EOUT | Reserved       | R2ERR/R1EOUT           | R1ERR   | ROERR | DECDATOUT  |
| 02                                          | 02                           |                                         |            |             | Encoder Data ( | <b>Dutput Register</b> |         |       |            |
| 02                                          | 02                           | Reserved                                | Reserved   | Reserved    | Reserved       | COACTIVE               | C2      | C1    | CO         |
| 02                                          | 02                           | BER Measurement LS Byte Output Register |            |             |                |                        |         |       |            |
| 03                                          | 03                           | Bit 7 (MS)                              | Bit 6      | Bit 5       | Bit 4          | Bit 3                  | Bit 2   | Bit 1 | Bit O (LS) |
| 01                                          | 04                           |                                         |            | BER Me      | easurement MS  | S Byte Output R        | egister |       |            |
| 04                                          | 04                           | Bit 7 (MS)                              | Bit 6      | Bit 5       | Bit 4          | Bit 3                  | Bit 2   | Bit 1 | Bit O (LS) |
| able 19. Trellis Read Registers Memory Maps |                              |                                         |            |             |                |                        |         |       |            |
| ADD                                         | RESS                         |                                         |            |             | DATA           | A BITS                 |         |       |            |
| DEC                                         | HEX                          | D7                                      | D6         | D5          | D4             | D3                     | D2      | D1    | DO         |
|                                             | Decoder Data Output Register |                                         |            |             |                |                        |         |       |            |

DECDAT[1]

Reserved

Reserved

ENCC3

**Encoder Data Output Register** 

Reserved

ENCC2

DECDAT[2]

Reserved

00

02

00

02

Reserved

Reserved

Reserved

Reserved

DECDAT[0]

**ENCCO** 

Reserved

ENCC1

| Table 20 | a. Viterbi Read Regist | er Address OOH: Decoder Data Output Register                                                                                                                                                                                                                                                            |        |
|----------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| BIT      | NAME                   | FUNCTION Same Function as Input Pin PLCC/                                                                                                                                                                                                                                                               | 'VTQFP |
| 0        | DECDATOUT              | Decoder Data Output                                                                                                                                                                                                                                                                                     | 56/39  |
| 1        | ROERR                  | Bit-by-bit Indication of Detected Channel Bit Errors for RO                                                                                                                                                                                                                                             | 70/93  |
| 2        | R1ERR                  | Bit-by-bit Indication of Detected Channel Bit Errors for R1                                                                                                                                                                                                                                             | 69/92  |
| 3        | R2ERR/R1EOUT           | If:       Code Rate Set to <sup>1</sup> / <sub>3</sub> Then:       Provides Bit-by-bit Indication of Detected Channel Bit Errors for R2         If:       Code Rate Not Set to <sup>1</sup> / <sub>3</sub> Then:       Provides R1ERASE Delayed to Align With R1ERR                                     | 68/91  |
| 4        | _                      | Reserved                                                                                                                                                                                                                                                                                                | -      |
| 5        | ROEOUT/EOUT            | If:       Code Rate Set to <sup>1</sup> / <sub>3</sub> Then:       Provides Logic OR of ROERASE, R1ERASE, and R2ERASE Delayed to Align with ROERR, R1ERR, and R2ERR Outputs         If:       Code Rate Not Set to <sup>1</sup> / <sub>3</sub> Then:       Provides ROERASE Delayed to Align with ROERR | 63/85  |
| 6-7      | -                      | Reserved                                                                                                                                                                                                                                                                                                | -      |

#### Table 20b. Viterbi Read Register Address 02H: Encoder Data Output Register

| BIT | NAME     | FUNCTION Same Function as Input Pin PLCC.                                       | /VTQFP |
|-----|----------|---------------------------------------------------------------------------------|--------|
| 0   | CO       | Encoder Symbol CO                                                               | 40/60  |
| 1   | C1       | Encoder Symbol C1                                                               | 41/61  |
| 2   | C2       | Encoder Symbol C2 for Code Rate $\frac{1}{3}$<br>- OR -                         | 42/62  |
|     |          | "1" Indicates Output of First Symbol of Puncture Pattern for Code Rates % and % |        |
| 3   | COACTIVE | In Serial Data Mode, Indicates CO Code Bit is Active                            | 48/70  |
| 4-7 | -        | Reserved                                                                        | -      |

#### Table 20c. Viterbi Read Register Address 03H: BER Measurement LS Byte Output Register

| BIT | NAME        | FUNCTION                                                                                         |
|-----|-------------|--------------------------------------------------------------------------------------------------|
| 0-7 | BER LS BYTE | Least Significant Eight Bits of the 16-bit Result of the Internal BER Measurement. Bit 0 is LSB. |

#### Table 20d. Viterbi Read Register Address 04H: BER Measurement MS Byte Output Register

| BIT | NAME        | FUNCTION                                                                                                   |
|-----|-------------|------------------------------------------------------------------------------------------------------------|
| 0-7 | BER MS BYTE | Most Significant Eight Bits of the 16-bit Result of the Internal Bit Error Rate Measurement. Bit 0 is LSB. |
|     |             |                                                                                                            |

| Table 21 | a. Trellis Read Regist | ter Address 00H: Decoder Data Output Register |        |
|----------|------------------------|-----------------------------------------------|--------|
| BIT      | NAME                   | FUNCTION Same Function as Input Pin PLCC.     | /VTQFP |
| 0        | DECDAT[0]              | Decoder Data Output (LSB)                     | 56/39  |
| 1        | -                      | Reserved                                      | -      |
| 2        | -                      | Reserved                                      | -      |
| 3        | -                      | Reserved                                      | -      |
| 4        | DECDAT[1]              | Decoder Data Output (CSB)                     | 64/86  |
| 5        | DECDAT[2]              | Decoder Data Output (MSB)                     | 63/85  |
| 6-7      | -                      | Reserved                                      | -      |

#### Table 21b. Trellis Read Register Address 02H: Encoder Data Output Register

| NAME  | FUNCTION                                      | Same Function as Input Pin PLCC/                                                                                                                                                                                           | VTQFP                                                                                                                                         |
|-------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| ENCCO | Encoder Output (LSB)                          |                                                                                                                                                                                                                            | 40/60                                                                                                                                         |
| ENCC1 | Encoder Output                                |                                                                                                                                                                                                                            | 41/61                                                                                                                                         |
| ENCC2 | Encoder Output                                |                                                                                                                                                                                                                            | 42/62                                                                                                                                         |
| ENCC3 | Encoder Output (MSB)                          |                                                                                                                                                                                                                            | 48/70                                                                                                                                         |
| -     | Reserved                                      |                                                                                                                                                                                                                            | -                                                                                                                                             |
|       | NAME<br>ENCCO<br>ENCC1<br>ENCC2<br>ENCC3<br>- | NAME         FUNCTION           ENCCO         Encoder Output (LSB)           ENCC1         Encoder Output           ENCC2         Encoder Output           ENCC3         Encoder Output (MSB)           -         Reserved | NAMEFUNCTIONSame Function as Input Pin PLCC/ENCC0Encoder Output (LSB)ENCC1Encoder OutputENCC2Encoder OutputENCC3Encoder Output (MSB)-Reserved |

| able 22.           | Viterbi  | Write Register I | Memory Map |                      |                      |                           |               |               |                              |
|--------------------|----------|------------------|------------|----------------------|----------------------|---------------------------|---------------|---------------|------------------------------|
| ADD                | RESS     |                  |            |                      | DATA                 | BITS                      |               |               |                              |
| DEC                | HEX      | D7               | D6         | D5                   | D4                   | D3                        | D2            | D1            | DO                           |
| 00                 |          |                  |            |                      | Decoder Data I       | nput Register 1           |               |               |                              |
| 00                 | 00       | ROERASE          | R0[2]      | R0[1]                | R0[0]                | R1ERASE                   | R1[2]         | R1[1]         | R1[0]                        |
| 01                 | 01       |                  |            |                      | Decoder Data I       | nput Register 2           |               |               |                              |
|                    | 01       | R2ERASE          | R2[2]      | R2[1]                | R2[0]                | Set to 0                  | Set to O      | Set to O      | Set to O                     |
| 02                 | 02       |                  |            |                      | Decoder Cont         | rol Register 1            |               |               |                              |
|                    | 02       | Set to O         | Set to O   | RATE <sup>7</sup> /8 | RATE <sup>1</sup> /3 | RATE <sup>3</sup> /4      | rate ½        | OQPSK         | MODE SELECT                  |
| 03                 | 03       |                  |            |                      | Decoder Cont         | rol Register 2            |               |               |                              |
| 05                 | 03       | Set to O         | Set to O   | DESCR ENABLE         | DIFF DEC ENA         | PERIPR/DIRECT             | SWAP ERASE    | PHASE SYNC    | SMG/OBN                      |
| 04                 | 04       |                  |            |                      | Decoder Cont         | rol Register 3            |               |               |                              |
|                    |          | Set to O         | Set to O   | Set to O             | Set to O             | Set to 0                  | S/W DEC RESET | Set to O      | FUL/SHT MEM                  |
| 05                 | 05       |                  |            |                      | Encoder Data         | ntput Register            |               |               |                              |
|                    |          | Set to O         | Set to O   | Set to O             | Set to O             | Set to O                  | Set to O      | Set to O      | ENCDATIN                     |
| 06                 | 06       |                  |            |                      | Encoder Cont         | rol Register 1            |               |               |                              |
|                    |          | Set to O         | Set to O   | RATE 1/8             | RATE <sup>1</sup> /3 | RATE <sup>3</sup> /4      | RATE 1/2      | S/W ENC RESET | SER/PAR MODE                 |
| 07                 | 07       |                  |            |                      | Encoder Cont         | rol Register 2            |               |               |                              |
|                    | -        | Set to O         | Set to O   | SCRAMB ENABLE        | DIFF ENC ENA         | BUS/PIN MODE              | Set to 0      | Set to O      | Set to O                     |
| 08                 | 08       |                  | DI: (      | Normalizatio         | on Test Bit Cou      | nt Input Registe          | er (TCOUNT)   | Di d          | 511.0.4.0                    |
|                    |          | Bit 7 (MS)       | Bit 6      | Bit 5                | Bit 4                | Bit 3                     | Bit 2         | Bit 1         | Bit O (LS)                   |
| 09                 | 09<br>0A | D'1 7 (140)      |            | Normalization I      | est Normalize        | Count Input Reg           | ister (NCOUNI | )             | <b>D</b> <sup>1</sup> 0 (10) |
|                    |          | Bit 7 (MS)       | Bit 6      | Bit 5                | Bit 4                | Bit 3                     | Bit 2         | Bit 1         | Bit 0 (LS)                   |
| 10                 |          | 7 10             | D'L (      | BER Pe               | riod Input Regi      | ster LS Byte (B           |               | D'I 4         |                              |
|                    |          | Bit /            | BIT 6      | BIT 2                | BIT 4                | BIT 3                     | BIT 2         | BIT I         | BIT 0 (LS)                   |
| 11                 | OB       | D# 15            | Di+ 1/     | Dit 12               | Dit 10               |                           | DH 10         | Dit O         | D:+ 0                        |
|                    |          | BIL 15           | BIL 14     |                      | BIL 12               | BILII                     |               | BIL 9         | BIL 8                        |
| 12                 | 0C       | Dit 22 (MS)      | Dit 22     | Dit 21               |                      |                           | Di+ 10        | Dit 17        | Dit 16                       |
|                    |          |                  | DIL ZZ     | DILZI                | Dit 20               | Dil 19<br>Nack Dogistor ( |               | DIL 17        | DIL TO                       |
| 14                 | OE       | Rit 7            | Rit 6      | Rit 5                | Rit /                | Rit 2                     | Rit 2         | Rit 1         | Bit 0                        |
|                    |          | Dit 7            | DILU       | Processor De         | coder Output (       | lock Register (           | DECOLITCI K)  | DILI          | Dit U                        |
| 15                 | OF       | Rit 7            | Rit 6      | Rit 5                | Rit 4                | Rit 3                     | Rit 2         | Rit 1         | Rit 0                        |
|                    |          | Dit 7            | Dit U      | Processor            | Fncoder Input (      | lock Register (           | FNCINCIK)     |               | Dit U                        |
| 17                 | 11       | Bit 7            | Bit 6      | Bit 5                | Bit 4                | Bit 3                     | Bit 2         | Bit 1         | Bit 0                        |
|                    |          | Dit /            | Ditto      | Processor En         | coder Output C       | lock Register (           | ENCOUTCLK)    | DICT          | Ditto                        |
| 18                 | 12       | Bit 7            | Bit 6      | Bit 5                | Bit 4                | Bit 3                     | Bit 2         | Bit 1         | Bit 0                        |
| Reserved Renisters |          |                  |            |                      |                      |                           | 2             |               |                              |
| 21                 | 15       | Set to O         | Set to O   | Set to O             | Set to O             | Set to 0                  | Set to O      | Set to O      | Set to O                     |
| 22                 | 16       | Set to O         | Set to O   | Set to O             | Set to 0             | Set to O                  | Set to 0      | Set to O      | Set to O                     |
|                    |          |                  |            | Normaliza            | tion Test Valu       | e Enable Regist           | er (NTVE)     |               |                              |
| 23                 | 17       | Bit 7            | Bit 6      | Bit 5                | Bit 4                | Bit 3                     | Bit 2         | Bit 1         | Bit O                        |
|                    | 10       |                  |            | BER T                | est Value Enab       | le Register (BEI          | RTVE)         |               |                              |
| 24                 | 18       | Bit 7            | Bit 6      | Bit 5                | Bit 4                | Bit 3                     | Bit 2         | Bit 1         | Bit 0                        |

Notes: 1. Write registers 0DH, 10H, 13H, and 14H are not used.

2. All bits that are specified as "Set to 0" or "Set to 1" must be set to 0 or 1 for proper operation.

3. Reserved write registers 15H and 16H must be set to 0 for correct operation.

| Table 23. | Trellis  | Write Register N              | lemory Map |              |                          |                          |               |               |            |  |
|-----------|----------|-------------------------------|------------|--------------|--------------------------|--------------------------|---------------|---------------|------------|--|
| ADD       | RESS     |                               |            |              | DATA                     | BITS                     |               |               |            |  |
| DEC       | HEX      | D7                            | D6         | D5           | D4                       | D3                       | D2            | D1            | DO         |  |
|           |          | Decoder Data Input Register 1 |            |              |                          |                          |               |               |            |  |
| 00        | 00       | BM11[0]                       | BM01[0]    | BM10[0]      | BM00[0]                  | BM11[1]                  | BM01[1]       | BM10[1]       | BM00[1]    |  |
| 01        | 01       |                               |            | _            | Decoder Data I           | nput Register 2          |               |               |            |  |
|           | 01       | BM11[2]                       | BM01[2]    | BM10[2]      | BM00[2]                  | SECTOR3                  | SECTOR2       | SECTOR1       | SECTORO    |  |
| 02        | 02       |                               |            |              | Decoder Cont             | rol Register 1           |               |               |            |  |
|           | 02       | Set to 1                      | Set to 1   | Set to O     | Set to O                 | Set to O                 | Set to 0      | Set to 0      | Set to O   |  |
| 03        | 03       |                               |            |              | Decoder Cont             | rol Register 2           |               |               |            |  |
|           | 00       | TRL 8/16                      | Set to O   | Set to O     | DIFF DEC ENA             | PERIPR/DIRECT            | Set to 0      | Set to 0      | Set to 1   |  |
| 04        | 04       |                               |            | •            | Decoder Cont             | rol Register 3           |               |               |            |  |
|           | <u> </u> | Set to O                      | Set to O   | Set to O     | Set to O                 | Set to O                 | S/W DEC RESET | Set to O      | Set to 1   |  |
| 05        | 05       |                               |            |              | Encoder Data             | ntput Register           |               |               |            |  |
|           |          | Set to O                      | Set to O   | Set to O     | Set to O                 | Set to O                 | ENCDAT[2]     | ENCDAT[1]     | ENCDAT[0]  |  |
| 06        | 06       | <b>A</b> + + + +              |            |              | Encoder Cont             | rol Register 1           |               |               |            |  |
|           |          | Set to 1                      | Set to O   | Set to O     | Set to O                 | Set to O                 | Set to 1      | S/W ENC RESET | Set to O   |  |
| 07        | 07<br>08 |                               |            |              | Encoder Cont             | rol Register 2           |               |               |            |  |
|           |          | IRL 8/16                      | Set to O   | Set to 0     | DIFF ENC ENA             | PERIPR/DIRECT            | Set to 0      | Set to 0      | Set to 0   |  |
| 08        |          |                               | D'I (      |              | on lest Bit-Cou          | nt Input Regist          |               | D'1 1         |            |  |
|           |          | Bit 7 (MS)                    | Bit 6      | Bit 5        | Bit 4                    | Bit 3                    | Bit 2         | Bit 1         | Bit 0 (LS) |  |
| 09        | 09       | DH 7 (MC)                     | D# /       |              |                          | Count Input Reg          |               | )<br>Dia 1    |            |  |
|           |          | BIL 7 (IVIS)                  | BIL O      | Drassaar     | Bil 4                    | Bil 3<br>Naak Dagiatar ( |               | BILI          | BILU (LS)  |  |
| 14        | OE       | Di+ 7                         | Dit 4      | Dit E        |                          |                          |               | Dit 1         | Dit O      |  |
|           |          | DIL I                         | DILO       |              | Dil 4<br>acodor Output ( | lock Ponistor (          |               | DILI          | DILU       |  |
| 15        | OF       | Rit 7                         | Rit 6      | Rit 5        | Rit 4                    | Rit 3                    | Rit 2         | Rit 1         | Rit 0      |  |
|           |          |                               | Dit U      | Processor    | Encoder Input (          | lock Register (          | FNCINCI K)    | DIT           | Dit 0      |  |
| 17        | 11       | Bit 7                         | Bit 6      | Bit 5        | Bit 4                    | Bit 3                    | Bit 2         | Bit 1         | Bit 0      |  |
|           |          | 5                             | 5.00       | Processor Er | ncoder Output C          | lock Register (          |               | 2             | 2          |  |
| 18        | 12       | Bit 7                         | Bit 6      | Bit 5        | Bit 4                    | Bit 3                    | Bit 2         | Bit 1         | Bit 0      |  |
|           |          |                               |            |              | Reserved                 | Register                 |               |               |            |  |
| 21        | 15       | Set to O                      | Set to O   | Set to 0     | Set to O                 | Set to O                 | Set to 0      | Set to O      | Set to O   |  |
|           | 44       |                               |            | •            | Reserved                 | Register                 |               |               |            |  |
| 22        | 16       | Set to O                      | Set to O   | Set to O     | Set to O                 | Set to O                 | Set to O      | Set to O      | Set to O   |  |
| 22        | 17       |                               |            | Normaliza    | ation Test Valu          | e Enable Regist          | er (NTVE)     |               |            |  |
| 23        | 1/       | Bit 7                         | Bit 6      | Bit 5        | Bit 4                    | Bit 3                    | Bit 2         | Bit 1         | Bit O      |  |

Notes: 1. Write registers OAH, OBH, OCH, ODH, 10H, 13H, and 14H are not used.

2. All bits that are specified as "Set to 0" or "Set to 1" must be set to 0 or 1 for proper operation.

3. Reserved write registers 15H and 16H must be set to 0 for correct operation.

| Table 24 | a. Viterbi Write Regi | ster Address 00H: Decoder Data Input Register 1 |                               |
|----------|-----------------------|-------------------------------------------------|-------------------------------|
| BIT      | NAME                  | CONTROL/INPUT Same Fun                          | ction as Input Pin PLCC/VTQFP |
| 0        | R1[0]                 | LSB of Decoder R1 Input Symbol                  | 28/46                         |
| 1        | R1[1]                 | CSB of Decoder R1 Input Symbol                  | 22/38                         |
| 2        | R1[2]                 | MSB of Decoder R1 Input Symbol                  | 17/31                         |
| 3        | R1ERASE               | 1 Erases the R1 Symbol                          | 31/49                         |
| 4        | R0[0]                 | LSB of Decoder RO Input Symbol                  | 29/47                         |
| 5        | R0[1]                 | CSB of Decoder RO Input Symbol                  | 26/44                         |
| 6        | R0[2]                 | MSB of Decoder RO Input Symbol                  | 18/32                         |
| 7        | ROERASE               | 1 Erases the RO Symbol                          | 32/50                         |

#### Table 24b. Viterbi Write Register Address 01H: Decoder Data Input Register 2

| BIT | NAME    | ACCEPTS                                                  | Same Function as Input Pin PLCC/ | VTQFP |
|-----|---------|----------------------------------------------------------|----------------------------------|-------|
| 0-3 | -       | Set to O                                                 |                                  | -     |
| 4   | R2[0]   | LSB of Decoder R2 Input Symbol                           |                                  | 27/45 |
| 5   | R2[1]   | CSB of Decoder R2 Input Symbol                           |                                  | 19/33 |
| 6   | R2[2]   | MSB of Decoder R2 Input Symbol                           |                                  | 16/30 |
| 7   | R2ERASE | If: Code Rate Set to 1/3<br>Then: 1 Erases the R2 Symbol |                                  | 30/48 |

#### Table 24c. Viterbi Write Register Address 02H: Decoder Control Register 1

| BIT | NAME                                | FUNCTION                                                                                                                                                                                                                                                                                                                                                      |
|-----|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | Decoder Input<br>Mode Selection     | 1 Puts Decoder in Serial Data Input Mode<br>O Puts Decoder in Parallel Data Input Mode<br>See <i>Parallel vs. Serial Data Modes</i> for more information.                                                                                                                                                                                                     |
| 1   | OQPSK                               | If:       Decoder Set to Parallel Data Mode         Code Rate Set to <sup>1</sup> / <sub>2</sub> , <sup>3</sup> / <sub>4</sub> , or <sup>7</sup> / <sub>8</sub> Phase Sync Enabled         Then:       1 Makes Sync Circuit Adjust for Phase Ambiguities of OQPSK Demodulators         O Makes Sync Circuit Adjust for Phase Ambiguities of QPSK Demodulators |
| 2   | Decoder Rate <sup>3</sup> /4 Enable | 1 Makes Decoder Operate With Code Rate <sup>1</sup> /2                                                                                                                                                                                                                                                                                                        |
| 3   | Decoder Rate <sup>3</sup> /4 Enable | 1 Makes Decoder Operate With Code Rate <sup>3</sup> /4<br>For Rate <sup>3</sup> /4 Mode, Connect the Unused ROERASE and R1ERASE Input Pins to Logic O                                                                                                                                                                                                         |
| 4   | Decoder Rate <sup>1</sup> /3 Enable | 1 Makes Decoder Operate With Code Rate <sup>1</sup> /3                                                                                                                                                                                                                                                                                                        |
| 5   | Decoder Rate <sup>7</sup> /8 Enable | 1 Makes Decoder Operate With Code Rate <sup>7</sup> /s<br>For Rate <sup>7</sup> /s Mode, Connect the Unused ROERASE and R1ERASE Input Pins to Logic O                                                                                                                                                                                                         |
| 6-7 | -                                   | Set to 0                                                                                                                                                                                                                                                                                                                                                      |

| BIT | NAME                | FUNCTION                                                                                                                                                              |          |            |             |         |                  |              |
|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|-------------|---------|------------------|--------------|
|     |                     | 0 Makes Decoder Accept Offset-binary Notation Soft Decision Inputs at R0, R1, R2<br>1 Makes Decoder Accept Sign-magnitude Notation Soft Decision Inputs at R0, R1, R2 |          |            |             |         |                  |              |
|     |                     | The following table describes the offset-binary and sign-magnitu                                                                                                      | ıde d    | ata input  | encoding    | forma   | ts for the soft  | decision     |
|     |                     |                                                                                                                                                                       |          | Encoding   | g Forma     | t       |                  |              |
|     |                     | Offse                                                                                                                                                                 | et Bi    | nary       | -<br>Sign-  | Mag     | nitude           |              |
|     |                     | R0[x], R1[x], R2[x] Bit: [2]                                                                                                                                          | [1]      | [0]        | [2]         | [1]     | [0]              |              |
| 0   | SMG/OBN             | Stronaest 1: 1                                                                                                                                                        | 1        | 1          | 1           | 1       | 1                |              |
|     |                     | 1                                                                                                                                                                     | 1        | 0          | 1           | 1       | 0                |              |
|     |                     | 1                                                                                                                                                                     | 0        | 1          | 1           | 0       | 1                |              |
|     |                     | Weakest 1: 1                                                                                                                                                          | 0        | 0          | 1           | 0       | 0                |              |
|     |                     | Weakert 0, 0                                                                                                                                                          | 1        | 1          | 0           | 0       | 0                |              |
|     |                     | Weakest 0. 0                                                                                                                                                          | 1        | 1          | 0           | 0       | 0                |              |
|     |                     | 0                                                                                                                                                                     | 1        | 0          | 0           | 0       | 1                |              |
|     |                     |                                                                                                                                                                       | 0        |            | 0           | 1       | 0                |              |
|     |                     |                                                                                                                                                                       | 0        | 0          | 0           | I       | I                |              |
|     |                     | If: The Decoder is Set to Parallel Mode, Code Rate $\frac{1}{2}$ , $\frac{3}{4}$ , or                                                                                 | 1/8      |            |             |         |                  |              |
|     |                     | Then: A "0" Causes the Decoder Sync State to Toggle on Every R                                                                                                        | Rising   | Edge of S  | SYNCCHN     | Ĵ       |                  |              |
| 1   | PHASE SYNC ENA      | A "1" causes the sync state to toggle depending on the inp                                                                                                            | out to   | SYNCCHI    | ING (leve   | trigg   | ered). If SYNC   | CHNG is "1", |
|     |                     | the decoder will be in the "Normal" state. When SYNCCHI                                                                                                               | NG is    | "0", the c | lecoder w   | ill be  | n the "Swap &    | Invert" stat |
|     |                     | (Phase ambiguity automatic synchronization makes the decoder                                                                                                          | 's au    | tomatic s  | ynchroniz   | ation   | circuits perfori | m symbol     |
|     |                     | "Swap-and-Invert" operations to synchronize to the PSK phase a                                                                                                        | mbig     | uities.)   |             |         |                  |              |
|     |                     | If: PHASE SYNC ENA Enabled, Parallel Data Input, Code Rate                                                                                                            | e 1/2, i | and Exter  | nal Symb    | ol Era  | sure             |              |
| 2   | SWAP ERASE ENA      | Then: 1 Internally "Swaps" ROERASE and R1ERASE with the RO a                                                                                                          | and R    | 1 Data     |             |         |                  |              |
|     |                     | 0 Disables "Swapping" Input Signals ROERASE and R1ERA                                                                                                                 | SE wi    | th the Da  | ta          |         |                  |              |
|     |                     | 1 Makes Decoder Use Processor Bus Interface for Data Input/Ou                                                                                                         | utput    | (Peripher  | ral Mode)   |         |                  |              |
|     | DECODER PERIPHERAL/ | See Processor Bus Interface section of Q1900 Pin Function                                                                                                             | ns tal   | ole.       |             |         |                  |              |
| 3   | DIRECT DATA MODE    | 0 Makes Decoder Use Dedicated I/O Pins for Data Input/Outpu                                                                                                           | ıt (Di   | rect Mode  | 2)          |         |                  |              |
|     |                     | See Decoder I/O Pins in Q1900 Pin Functions table.                                                                                                                    |          |            |             |         |                  |              |
|     |                     | Signais Affected: KU[U-2], K1[U-2], K2[U-2], K2[U-2]EKASE, DECDATOUT                                                                                                  |          |            |             |         |                  |              |
| 4   | DIFF DEC ENA        | 1 Enables the Differential Decoder; 0 Disables the Differential D                                                                                                     | ecod     | er         |             |         |                  |              |
|     |                     | (The Setting of This Bit Does Not Affect the Operation of the Diff                                                                                                    | eren     | tial Encod | er)         |         |                  |              |
|     | DESCRAMB ENA        | 1 Enables the Descrambler; 0 Disables the Data Descrambler. Da                                                                                                        | ata d    | escramble  | er uses a s | lightly | modified CCI     | П.           |
| 5   |                     | I algorithm proforred by most systems, including INTELSAT                                                                                                             |          |            |             |         |                  |              |
| 5   |                     |                                                                                                                                                                       |          |            |             |         |                  |              |
| 5   | -                   | Set to 0                                                                                                                                                              |          |            |             |         |                  |              |

Table 24e. Viterbi Write Register Address 04H: Decoder Control Register 3 NAME FUNCTION BIT 1 Makes the Viterbi Decoder Algorithm Use a Minimum Chainback Path Depth of 96 States FULL/SHORT MEMORY 0 0 Makes the Viterbi Decoder Algorithm Use a Minimum Chainback Path Depth of 48 States 1 \_ Set to 0 A transition from "0" to "1" resets decoder functions. Connect pin 13 PLCC or pin 27 VTQFP to logic "0" when using this 2 S/W DECODER RESET software-controlled reset. Bit 2 should be set to "O" when using the DECRESET pin. 3-7 \_ Set to 0

#### Table 24f. Viterbi Write Register Address 05H: Encoder Data Input Register

| BIT | NAME     | FUNCTION                                                                                                         |
|-----|----------|------------------------------------------------------------------------------------------------------------------|
| 0   | ENCDATIN | If: Encoder Peripheral Mode Enabled<br>Then: Accepts Encoder Data (Same Function as pin 33 PLCC or pin 51 VTQFP) |
| 1-7 | -        | Set to O                                                                                                         |

#### Table 24g. Viterbi Write Register Address 06H: Encoder Control Register 1

| BIT | NAME                                | FUNCTION                                                                                                                    |
|-----|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
|     | Encoder Output Mode                 | 1 Puts Encoder in Serial Data Output Mode; 0 Puts Encoder in Parallel Data Output Mode                                      |
| 0   | Selection                           | See Parallel vs. Serial Data Modes for more information.                                                                    |
| 1   |                                     | A transition from "0" to "1" resets decoder functions (similar to pin 37 PLCC or pin 55 VTQFP). Connect pin 37 to logic "0" |
|     | 37 W ENGODER RESET                  | when using this software-controlled reset. Bit 1 should be set to "0" when using the ENCRESET pin.                          |
| 2   | Encoder Rate <sup>1</sup> /2 Enable | 1 Makes Encoder Operate with Code Rate $^{1}\!h$                                                                            |
| 3   | Encoder Rate <sup>3</sup> /4 Enable | 1 Makes Encoder Operate with Code Rate <sup>3</sup> /4                                                                      |
| 4   | Encoder Rate <sup>1</sup> /3 Enable | 1 Makes Encoder Operate with Code Rate 1/3                                                                                  |
| 5   | Encoder Rate <sup>7</sup> /8 Enable | 1 Makes Encoder Operate with Code Rate <sup>7</sup> /8                                                                      |
| 6-7 | -                                   | Set to O                                                                                                                    |

#### Table 24h. Viterbi Write Register Address 07H: Encoder Control Register 2

| BIT | NAME             | FUNCTION                                                                                                   |
|-----|------------------|------------------------------------------------------------------------------------------------------------|
| 0-2 | -                | Set to 0                                                                                                   |
|     |                  | 1 Makes Encoder Use Processor Bus Interface for Data Input/Output (Peripheral Mode)                        |
|     |                  | See Processor Bus Interface section of Q1900 Pin Functions table.                                          |
| 3   |                  | 0 Makes Encoder Use I/O Pins for Data Input/Output (Direct Data Mode)                                      |
|     | Diregi data mode | See Encoder I/O Pins in Q1900 Pin Functions table.                                                         |
|     |                  | Signals Affected: ENCDATIN, CO, C1, C2                                                                     |
| 1   |                  | 1 Enables Differential Encoder; 0 Disables Differential Encoder                                            |
| 4   | DIFF EING EINA   | The Setting of This Bit Does Not Affect the Operation of the Differential Decoder                          |
| E   |                  | 1 Enables the Data Scrambler; 0 Disables the Data Scrambler. Data scrambler uses a slightly modified CCITT |
| 5   | SURAIVID EINA    | algorithm preferred by most systems, including INTELSAT.                                                   |
| 6   | -                | Set to O                                                                                                   |
| 7   | -                | Set to O                                                                                                   |

| Table 2 | Table 24i. Viterbi Write Register Address 08H: Normalization Test Bit-Count Input Register |                                                                                        |  |  |  |
|---------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--|--|
| BIT     | NAME                                                                                       | NAME FUNCTION                                                                          |  |  |  |
| 0.7     | TCOUNT                                                                                     | Determines the Length of the Synchronization Monitor Test; Requires an Eight-bit Value |  |  |  |
| 0-7     | (Bit O is LSB)                                                                             | See Normalization Rate Monitor Operation for more information.                         |  |  |  |

#### Table 24j. Viterbi Write Register Address 09H: Normalization Test Normalize-Count Input Register

| BIT | NAME           | FUNCTION                                                                                                       |  |
|-----|----------------|----------------------------------------------------------------------------------------------------------------|--|
| 0-7 | NCOUNT         | Determines the Normalization Threshold Level for the Synchronization Monitor Test; Requires an Eight-bit Value |  |
|     | (Bit 0 is LSB) | See Normalization Rate Monitor Operation for more information.                                                 |  |

#### Table 24k. Viterbi Write Register Address OAH: BER Period Input Register LS Byte

| BIT | NAME               | FUNCTION: Determines BER Period                                       |  |
|-----|--------------------|-----------------------------------------------------------------------|--|
| 0-7 | BER PERIOD LS Byte | LS Byte of 24-bit (Three Byte) Value of Period of On-chip BER Monitor |  |
|     | (Bit O is LSB)     | See Monitoring Channel Bit Error Rate for more information.           |  |

#### Table 24I. Viterbi Write Register Address OBH: BER Period Input Register CS Byte

| BIT | NAME FUNCTION: Determines BER Period |                                                                       |
|-----|--------------------------------------|-----------------------------------------------------------------------|
| 0-7 | BER PERIOD CS Byte                   | CS Byte of 24-bit (Three Byte) Value of Period of On-chip BER Monitor |
|     | (Bit 0 is LSB)                       | See Monitoring Channel Bit Error Rate for more information.           |

#### Table 24m. Viterbi Write Register Address OCH: BER Period Input Register MS Byte

| BIT | NAME               | FUNCTION: Determines BER Period                                       |  |
|-----|--------------------|-----------------------------------------------------------------------|--|
| 0-7 | BER PERIOD MS Byte | MS Byte of 24-bit (Three Byte) Value of Period of On-chip BER Monitor |  |
|     | (Bit O is LSB)     | See Monitoring Channel Bit Error Rate for more information.           |  |

#### Table 24n. Viterbi Write Register Address OEH: Processor Decoder Input Clock Register

| BIT | BIT NAME FUNCTION     |                                                                                |
|-----|-----------------------|--------------------------------------------------------------------------------|
| 0-7 | DECINCLK              | Generates (When Given Any Value) a Single DECINCLK Clock Cycle                 |
|     | (Software-controlled) | Connect Pin 11 (DECINCLK) to Logic 0 When Using This Software-controlled Clock |

#### Table 240. Viterbi Write Register Address OFH: Processor Decoder Output Clock Register

| E   | BIT | NAME                  | FUNCTION                                                                        |  |
|-----|-----|-----------------------|---------------------------------------------------------------------------------|--|
| 0-7 | 7   | DECOUTCLK             | Generates (When Given Any Value) a Single DECOUTCLK Clock Cycle                 |  |
|     | )-7 | (Software-controlled) | Connect Pin 23 (DECOUTCLK) to Logic 0 When Using This Software-controlled Clock |  |

| Table 24p.         Viterbi Write Register Address 11H:         Processor Encoder Input Clock Register |                       |                                                                                                     |  |
|-------------------------------------------------------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------|--|
| BIT                                                                                                   | IT NAME FUNCTION      |                                                                                                     |  |
| 0-7                                                                                                   | ENCINCLK              | Generates (When Given Any Value) a Single ENCINCLK Clock Cycle                                      |  |
|                                                                                                       | (Software-controlled) | Connect Pin 36 PLCC or pin 66 VTQFP (ENCINCLK) to Logic 0 When Using This Software-controlled Clock |  |

#### Table 24q. Viterbi Write Register Address 12H: Processor Encoder Output Clock Register

| BIT | NAME FUNCTION         |                                                                                                      |  |
|-----|-----------------------|------------------------------------------------------------------------------------------------------|--|
| 0-7 | ENCOUTCLK             | Generates (When Given Any Value) a Single ENCOUTCLK Clock Cycle                                      |  |
|     | (Software-controlled) | Connect pin 44 PLCC or pin 66 VTQFP (ENCOUTCLK) to Logic 0 When Using This Software-controlled Clock |  |

#### Table 24r. Viterbi Write Register Address 17H: Normalization Test Value Enable Register

| BIT | NAME                      | FUNCTION                                                        |
|-----|---------------------------|-----------------------------------------------------------------|
|     |                           | Performs Two Functions (When Given Any Value):                  |
|     | Normalization Test Values | 1. Enables the Values Previously Loaded into These Registers:   |
| 0-7 | Enable                    | Normalization Test Bit Count Register (Write Address 08H)       |
|     | (Software-controlled)     | Normalization Test Normalize Count Register (Write Address 09H) |
|     |                           | 2. Restarts the Normalization Rate Test                         |

#### Table 24s. Viterbi Write Register Address 18H: BER Test Value Enable Register

| BIT | NAME                                               | FUNCTION                                                                                                                                                                                             |
|-----|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0-7 | BER Test Values<br>Enable<br>(Software-controlled) | Performs Two Functions (When Given Any Value):<br>1. Enables the Value Previously Loaded into the BER Period Register<br>(Three Bytes–Write Addresses OAH, OBH, and OCH)<br>2. Restarts the BER Test |

Notes:

1. Write registers 0DH, 10H, and 14H are not used.

2. All bits that are specified as "Set to 0" or "Set to 1" must be set to 0 or 1 for proper operation.

3. Reserved write registers 15H and 16H must be set to 0 for correct operation.

| Table 25a.       Trellis Write Register Address 00H:       Decoder Data Input Register 1 |         |                        |                                       |  |
|------------------------------------------------------------------------------------------|---------|------------------------|---------------------------------------|--|
| BIT                                                                                      | NAME    | FUNCTION               | Same Function as Input Pin PLCC/VTQFP |  |
| 0                                                                                        | BM00[1] | Branch Metric 00 (CSB) | 28/46                                 |  |
| 1                                                                                        | BM10[1] | Branch Metric 10 (CSB) | 22/38                                 |  |
| 2                                                                                        | BM01[1] | Branch Metric 01 (CSB) | 17/32                                 |  |
| 3                                                                                        | BM11[1] | Branch Metric 11 (CSB) | 31/49                                 |  |
| 4                                                                                        | BM00[0] | Branch Metric 00 (LSB) | 29/47                                 |  |
| 5                                                                                        | BM10[0] | Branch Metric 10 (LSB) | 26/44                                 |  |
| 6                                                                                        | BM01[0] | Branch Metric 01(LSB)  | 18/32                                 |  |
| 7                                                                                        | BM11[0] | Branch Metric 11 (LSB) | 32/50                                 |  |

Table 25b. Trellis Write Register Address 01H: Decoder Data Input Register 2

| BIT | NAME    | FUNCTION               | Same Function as Input Pin PLCC/ | VTQFP |
|-----|---------|------------------------|----------------------------------|-------|
| 0   | SECTORO | Sector Number (LSB)    |                                  | 10/24 |
| 1   | SECTOR1 | Sector Number          |                                  | 9/23  |
| 2   | SECTOR2 | Sector Number          |                                  | 8/22  |
| 3   | SECTOR3 | Sector Number (MSB)    |                                  | 7/21  |
| 4   | BM00[2] | Branch Metric 00 (MSB) |                                  | 27/45 |
| 5   | BM10[2] | Branch Metric 10 (MSB) |                                  | 19/33 |
| 6   | BM01[2] | Branch Metric 01(MSB)  |                                  | 16/30 |
| 7   | BM11[2] | Branch Metric 11 (MSB) |                                  | 30/48 |

Table 25c. Trellis Write Register Address 02H: Decoder Control Register 1

| BIT | NAME | FUNCTION |
|-----|------|----------|
| 0-5 | -    | Set to 0 |
| 6-7 | -    | Set to 1 |

#### Table 25d. Trellis Write Register Address 03H: Decoder Control Register 2

| BIT | NAME                | FUNCTION                                                                                                                   |
|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| 0   | -                   | Set to 1                                                                                                                   |
| 1-2 | -                   | Set to O                                                                                                                   |
|     |                     | 1 Makes Decoder Use Processor Bus Interface for Data Input/Output (Peripheral Mode)                                        |
| 2   | Decoder Peripheral/ | See Processor Bus Interface section in the Q1900 Pin Functions tables.                                                     |
| 3   | Direct Data Mode    | 0 Makes Decoder Use Dedicated I/O Pins for Data Input/Output (Direct Data Mode)                                            |
|     |                     | See Decoder I/O Pins in Q1900 Pin Functions tables.                                                                        |
|     |                     | 1 Enables the Differential Decoder and Ambiguity Resolver Decoder; 0 Disables the Differential Decoder and Ambiguity       |
| 4   | DIF DEC ENA         | Resolver decoder (The setting of this bit does not affect the operation of the differential encoder and ambiguity resolver |
|     |                     | encoder.)                                                                                                                  |
| 5   | -                   | Set to O                                                                                                                   |
| 6   | -                   | Set to O                                                                                                                   |
| 7   | 8-PSK/16-PSK        | 1 Selects Rate <sup>2</sup> /3 8-PSK Operation; 0 Selects Rate <sup>3</sup> /4 16-PSK Operation                            |
|     |                     |                                                                                                                            |

 Table 25e.
 Trellis Write Register Address 04H:
 Decoder Control Register 3

| BIT | NAME             | FUNCTION                                                                                                                    |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0   | -                | Set to 1                                                                                                                    |
| 1   | -                | Set to O                                                                                                                    |
| 2   | Software Decoder | A transition from 0 to 1 resets decoder functions. Connect pin 13 PLCC or pin 27 VTQFP to logic 0 when using this software- |
| 2   | RESET            | controlled reset. Bit 2 should be set to 0 when using the DECRESET pin.                                                     |
| 3   | -                | Set to O                                                                                                                    |

#### Table 25f. Trellis Write Register Address 05H: Encoder Data Input Register

| BIT | NAME      | FUNCTION                                                                  |
|-----|-----------|---------------------------------------------------------------------------|
| _   | ENCDAT[0] | If: Encoder Peripheral Mode Enabled                                       |
| 0   |           | Then: Accepts Encoder Data (Same Function as Pin 33 PLCC or Pin 51 VTQFP) |
| 1   | ENCDAT[1] | If: Encoder Peripheral Mode Enabled                                       |
| I   |           | Then: Accepts Encoder Data (Same Function as Pin 35 PLCC or Pin 53 VTQFP) |
| 2   | ENCDAT[2] | If: Encoder Peripheral Mode Enabled                                       |
|     |           | Then: Accepts Encoder Data (Same Function as Pin 34 PLCC or Pin 52 VTQFP) |
| 3-6 | -         | Set to O                                                                  |
| 7   | -         | Set to O                                                                  |

#### Table 25g. Trellis Write Register Address 06H: Encoder Control Register 1

| BIT | NAME                      | FUNCTION                                                                                                                                                                                               |
|-----|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | -                         | Set to O                                                                                                                                                                                               |
| 1   | Software Decoder<br>RESET | A transition from 0 to 1 resets decoder functions. Connect Pin 37 PLCC or Pin 55 VTQFP to logic 0 when using this software-<br>controlled reset. Bit 1 should be set to 0 when using the ENCRESET pin. |
| 2   | -                         | Set to 1                                                                                                                                                                                               |
| 3-6 | -                         | Set to O                                                                                                                                                                                               |
| 7   | -                         | Set to 1                                                                                                                                                                                               |

#### Table 25h. Trellis Write Register Address 07H: Encoder Control Register 2

| BIT | NAME                | FUNCTION                                                                                                                    |
|-----|---------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0-2 | -                   | Set to O                                                                                                                    |
|     |                     | 1 Makes Encoder Use Processor Bus Interface for Data Input/Output (Peripheral Mode)                                         |
| 2   | Encoder Peripheral/ | See Processor Bus Interface section in the Q1900 Pin Functions tables.                                                      |
| 3   | Direct Data Mode    | 0 Makes Encoder Use Dedicated I/O Pins for Data Input/Output (Direct Data Mode)                                             |
|     |                     | See Encoder I/O Pins in Q1900 Pin Functions tables.                                                                         |
|     |                     | 1 Enables the Differential Encoder and Ambiguity Resolver Encoder; 0 Disables the Differential Encoder and Ambiguity        |
| 4   | DIF ENC ENA         | Resolver Encoder. (The setting of this bit does not affect the operation of the differential decoder and ambiguity resolver |
|     |                     | decoder.)                                                                                                                   |
| 5   | -                   | Set to O                                                                                                                    |
| 6   | -                   | Set to O                                                                                                                    |
| 7   | 8-PSK/16-PSK        | 0 Selects Rate <sup>2</sup> /3 8-PSK Operation; 1 Selects Rate <sup>3</sup> / <sub>4</sub> 16-PSK Operation                 |
|     |                     |                                                                                                                             |

| Table 25i. Trellis Write Register Address 08H: Normalization Test Bit-Count Input Register |                |                                                                                    |
|--------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------------------|
| BIT                                                                                        | NAME           | FUNCTION                                                                           |
| 0.7                                                                                        | T COUNT        | Determines the Length of the Synchronization Monitor Test; Requires an 8-bit Value |
| 0-7                                                                                        | (Bit 0 is LSB) | See Normalization Rate Monitor Operation for more information.                     |

#### Table 25j. Trellis Write Register Address 09H: Normalization Test Normalize-Count Input Register

| BIT | NAME           | FUNCTION                                                                                             |
|-----|----------------|------------------------------------------------------------------------------------------------------|
| 0.7 | N COUNT        | Determines the Normalization Threshold for the Synchronization Monitor Test; Requires an 8-bit Value |
| 0-7 | (Bit O is LSB) | See Normalization Rate Monitor Operation for more information.                                       |

#### Table 25k. Trellis Write Register Address OEH: Processor Decoder Input Clock Register

| BIT | NAME                  | FUNCTION                                                                                            |
|-----|-----------------------|-----------------------------------------------------------------------------------------------------|
| 0.7 | DECINCLK              | Generates (When Given Any Value) a Single DECINCLK Clock Cycle                                      |
| 0-7 | (Software-controlled) | Connect Pin 11 PLCC or Pin 25 VTQFP (DECINCLK) to Logic 0 When Using This Software-controlled Clock |

#### Table 25I. Trellis Write Register Address OFH: Processor Decoder Output Clock Register

| BIT | NAME                  | FUNCTION                                                                                             |
|-----|-----------------------|------------------------------------------------------------------------------------------------------|
| 0-7 | DECOUTCLK             | Generates (When Given Any Value) a Single DECOUTCLK Clock Cycle                                      |
|     | (Software-controlled) | Connect Pin 23 PLCC or Pin 39 VTQFP (DECOUTCLK) to Logic 0 When Using This Software-controlled Clock |

#### Table 25m. Trellis Write Register Address 11H: Processor Encoder Input Clock Register

| BIT | NAME                  | FUNCTION                                                                                            |
|-----|-----------------------|-----------------------------------------------------------------------------------------------------|
| 0.7 | ENCINCLK              | Generates (When Given Any Value) a Single ENCINCLK Clock Cycle                                      |
| 0-7 | (Software-controlled) | Connect Pin 36 PLCC or Pin 54 VTQFP (ENCINCLK) to Logic 0 When Using This Software-controlled Clock |

#### Table 25n. Trellis Write Register Address 12H: Processor Encoder Output Clock Register

| BIT | NAME                  | FUNCTION                                                                                             |
|-----|-----------------------|------------------------------------------------------------------------------------------------------|
| 0-7 | ENCOUTCLK             | Generates (When Given Any Value) a Single ENCOUTCLK Clock Cycle                                      |
|     | (Software-controlled) | Connect Pin 44 PLCC or Pin 66 VTQFP (ENCOUTCLK) to Logic 0 When Using This Software-controlled Clock |

#### Table 250. Trellis Write Register Address 15H: Reserve Registers

| BIT | NAME | FUNCTION |
|-----|------|----------|
| 0-7 | -    | Set to 0 |

#### Table 25p. Trellis Write Register Address 16H: Reserve Registers

| BIT | NAME | FUNCTION |
|-----|------|----------|
| 0-7 | -    | Set to 0 |
|     |      |          |

| BIT | NAME                  | FUNCTION                                                        |  |
|-----|-----------------------|-----------------------------------------------------------------|--|
| 0-7 |                       | Performs Two Functions (When Given Any Value):                  |  |
|     | Norm Test Values      | 1) Enables the Values Previously Loaded into These Registers:   |  |
|     | Enable                | Normalization Test Bit-Count Register (Write Address 08H)       |  |
|     | (Software-controlled) | Normalization Test Normalize-Count Register (Write Address 09H) |  |
|     |                       | 2) Restarts the Normalization Rate Test                         |  |

- 2. All bits that are specified as "Set to 0" or "Set to 1" must be set to zero or one for proper operation.
- 3. Reserved write registers 15H and 16H must be set to zero for correct operation.

## **PIN DESCRIPTIONS**

Figures 41 and 42 show the location of the input and output pins for Viterbi Mode and Trellis Mode for the 84-pin PLCC package. Tables 26 and 27 describe the function of each pin for the Viterbi Mode and the Trellis Mode for the PLCC package. Figures 43 and 44 show the location of the input and output pins for Viterbi Mode and Trellis Mode for the 100-pin VTQFP package. Tables 28 and 29 describe the function of each pin for the Viterbi Mode and Trellis Mode for the 100-pin VTQFP package.



| SECTION   | NAME                | PIN #                                                                               | TYPE   | FUNCTION                                      | NOTES |
|-----------|---------------------|-------------------------------------------------------------------------------------|--------|-----------------------------------------------|-------|
|           | ENCDATIN            | 33                                                                                  | INPUT  | Encoder Data Input                            |       |
|           | ENCINCLK            | 36                                                                                  | INPUT  | Encoder Data Input Clock                      |       |
|           | ENCOUTCLK           | 44                                                                                  | INPUT  | Encoder Symbol Output Clock                   |       |
| Encoder   | ENCCLKOUT           | 49                                                                                  | OUTPUT | Encoder Symbol Clock Output                   |       |
| I/0       | COACTIVE            | 48                                                                                  | OUTPUT | Indicates Output of CO Bit                    | 1     |
| Pins      | CO                  | 40                                                                                  | OUTPUT | Encoder Symbol CO                             | 2     |
|           | C1                  | 41                                                                                  | OUTPUT | Encoder Symbol C1                             |       |
|           | C2                  | 42                                                                                  | OUTPUT | Encoder Symbol C2                             | 3     |
|           | ENCRESET            | 37                                                                                  | INPUT  | Master Encoder Reset (Active High)            |       |
|           | R0[0], R0[1], R0[2] | 29 (LSB), 26, 18                                                                    | INPUT  | Decoder RO Input Symbol                       | 4     |
|           | R1[0], R1[1], R1[2] | 28 (LSB), 22, 17                                                                    | INPUT  | Decoder R1 Input Symbol                       |       |
|           | R2[0], R2[1], R2[2] | 27 (LSB), 19, 16                                                                    | INPUT  | Decoder R2 Input Symbol                       | 5     |
|           | ROACTIVE/           | 15                                                                                  | INPUT  | Low Selects RO as Input                       | 6     |
|           | ROERASE             | 32                                                                                  | INPUT  | High Erases RO Symbol                         | 13    |
|           | R1ERASE             | 31                                                                                  | INPUT  | High Erases R1 Symbol                         | 13    |
|           | R2ERASE             | 30                                                                                  | INPUT  | High Erases R2 Symbol                         | 13    |
|           | DECINCLK            | 11                                                                                  | INPUT  | Decoder Symbol Input Clock                    |       |
| Decoder   | DECOUTCLK           | 23                                                                                  | INPUT  | Decoder Data Output Clock                     |       |
| 1/0       | DECCLKOUT           | 55                                                                                  | OUTPUT | Decoder Data Clock Output                     |       |
| Pins      | DECRESET            | 13                                                                                  | INPUT  | High Master Resets Decoder Circuitry          |       |
|           | SYNCCHNG            | 14                                                                                  | INPUT  | Decoder Sync Change Control (Active High)     |       |
|           | OUTOFSYNC           | 52                                                                                  | OUTPUT | Sync Monitor Test Failure                     | 7     |
|           | INSYNC              | 53                                                                                  | OUTPUT | Sync Monitor Test Pass                        | 8     |
|           | DECDATOUT           | 56                                                                                  | OUTPUT | Decoder Data Output                           |       |
|           | ROERR               | 70                                                                                  | OUTPUT | Indicates Channel Bit Errors of RO            | 9     |
|           | R1ERR               | 69                                                                                  | OUTPUT | Indicates Channel Bit Errors of R1            | 9     |
|           | R2ERR/R1EOUT        | 68                                                                                  | OUTPUT | Indicates Channel Bit Errors                  | 9, 10 |
|           | ROEOUT/EOUT         | 63                                                                                  | OUTPUT | Indicates Error Signal Timing                 | 11    |
|           | DATA[0] - DATA[7]   | 75, 76, 79, 80, 82, 84, 3, 4                                                        | I/0    | Processor Interface Data Bus (DATA[0] is LSB) |       |
| Processor | ADDR[0] - ADDR[4]   | 59 (LSB), 60, 61, 62, 66                                                            | INPUT  | Processor Interface Address Bus               |       |
| Bus       | WR/                 | 77                                                                                  | INPUT  | Processor Interface Write Strobe (Active Low) |       |
| Interface | RD/                 | 5                                                                                   | INPUT  | Processor Interface Read Strobe (Active Low)  |       |
| Pins      | CS/                 | 58                                                                                  | INPUT  | Processor Interface Chip Select (Active Low)  |       |
|           | BERDONE             | 50                                                                                  | OUTPUT | BER Test Indicator                            | 12    |
| Voltago   | VDD (+5V)           | 2, 12, 20, 25, 38, 43, 45, 65, 71, 83                                               | POWER  |                                               |       |
| Supply    | VSS                 | 1, 6, 7, 8, 9, 10, 21, 24, 34, 35, 39, 46<br>47, 51, 54, 57, 67, 72, 73, 74, 78, 81 | GROUND |                                               |       |
| PINS      | N/C                 | 64                                                                                  | UNUSED | Make No Connection to This Pin                |       |

Notes: 1. In Serial Mode, pin 48 is active High during the period of ENCCLKOUT when CO encoded bit is output.

2. In Serial Mode, pin 40 serves as the encoder output for all output symbols.

3. In rate 3/4 or 7/6, pin 42 is active High during output of first symbol of puncture pattern.

4. In Serial Mode, pins 29, 26, and 18 serve as the decoder input for all input symbols.

5. Decoder R2 (input pins 27, 19, 16) is used only for rate 1/3 parallel operation.

6. In Serial Mode, a Low on pin 15 indicates the symbol at R0 is the current decoder input symbol.

7. Pin 52 pulses High for two periods of DECCLKOUT when the internal synchronization monitor test fails.

8. Pin 53 pulses High for two periods of DECCLKOUT when the internal synchronization monitor test passes.

9. Pins 70, 69, and 68 indicate channel bit errors bit-by-bit for R0, R1, and R2, respectively (active High for one period of DECCLKOUT).

10. Rate 1/3: Pin 68 indicates channel bit errors. Rate 1/2: Pin 68 indicates R1ERASE delayed to align to R1ERR output.

11. Rate 1/2: Pin 63 indicates logic OR of ROERASE/R1ERASE/R2ERASE delayed to align with ROERR/R1ERR/R2ERR. Rate 1/2: Pin 63 indicates ROERASE delayed to align to ROERR output.

12. Pin 50 indicates completion of internal BER measurement test (active High.)

13. The ROERASE (pin 32), R1ERASE (pin 31), and R2ERASE (pin 30) erase inputs must be connected to logic "0" when symbol erasures are not being used. Symbol erasure inputs are used to implement punctured code rates other than the rate <sup>3</sup>/<sub>4</sub> and <sup>7</sup>/<sub>8</sub> patterns implimented internally on the device.



|           | NANAE       |                                               | TVDE   | FUNCTION                                      | NOTES |
|-----------|-------------|-----------------------------------------------|--------|-----------------------------------------------|-------|
| SECTION   | NAME        | PIN #                                         | IYPE   | FUNCTION                                      | NOTES |
| Encoder   | ENCDAT[0]   | 33                                            | INPUT  | Encoder data input (LSB)                      | _     |
|           | ENCDAT[1]   | 35                                            | INPUT  | Encoder data input (CSB)                      |       |
|           | ENCDAT[2]   | 34                                            | INPUT  | Encoder data input (MSB)                      | 1     |
|           | ENCINCLK    | 36                                            | INPUT  | Encoder data input clock                      |       |
|           | ENCOUTCLK   | 44                                            | INPUT  | Encoder symbol output clock                   |       |
| I/0       | ENCLKOUT    | 49                                            | OUTPUT | Encoder symbol clock output                   |       |
| Pins      | ENCCO       | 40                                            | OUTPUT | Encoder output (LSB)                          |       |
|           | ENCC1       | 41                                            | OUTPUT | Encoder output                                |       |
|           | ENCC2       | 42                                            | OUTPUT | Encoder output                                |       |
|           | ENCC3       | 48                                            | OUTPUT | Encoder output (MSB)                          | 2     |
|           | ENCRESET    | 37                                            | INPUT  | Master encoder reset (active high)            |       |
|           | ROACTIVE/   | 15                                            | INPUT  | Set to logic high                             |       |
|           | BM00[0.1.2] | 29 (LSB), 28, 27                              | INPUT  | Branch metric input 00                        |       |
|           | BM01[0,1,2] | 18 (LSB), 17, 16                              | INPUT  | Branch metric input 01                        |       |
|           | BM10[0,1,2] | 26 (LSB), 22, 19                              | INPUT  | Branch metric input 10                        |       |
|           | BM11[0,1,2] | 32 (LSB), 31, 30                              | INPUT  | Branch metric input 11                        |       |
|           | SECTOR[0]   | 10                                            | INPUT  | Sector number (LSB)                           |       |
|           | SECTOR[1]   | 9                                             | INPUT  | Sector number                                 |       |
|           | SECTOR[2]   | 8                                             | INPUT  | Sector number                                 |       |
| Decoder   | SECTOR[3]   | 7                                             | INPUT  | Sector number (MSB)                           | 1     |
| 1/0       | DECINCI K   | 11                                            | INPUT  | Decoder symbol input clock                    |       |
| Pins      | DECOLITCI K | 23                                            | INPUT  | Decoder data output clock                     |       |
| 1         | DECCI KOUT  | 55                                            | OUTPUT | Decoder data clock output                     |       |
|           | DECRESET    | 13                                            | INPLIT | High master resets decoder circuitry          |       |
|           | SYNCCHNG    | 14                                            | INPLIT | Decoder sync change control (active high)     |       |
|           |             | 52                                            | OUTPUT | Sync monitor test failure                     | 3     |
|           |             | 53                                            | OUTPUT | Sync monitor test naise                       | 4     |
|           |             | 56                                            | OUTPUT | Decoder data output (LSB)                     |       |
|           |             | 64                                            | OUTPUT | Decoder data output (CSB)                     |       |
|           |             | 63                                            | OUTPUT | Decoder data output (OSB)                     | 2     |
|           |             | 75 76 70 90 92 94 2 4                         | 1/0    | Drocoscor interface data bus (DATA[0] is LSP) | 2     |
| Processor |             | 73, 70, 79, 00, 02, 04, 3, 4                  |        | Processor interface address hus               |       |
| Bus       |             | 39 (L3B), 00, 01, 02, 00                      |        | Processor interface write stroke (astive low) |       |
| Interface |             | //<br>E                                       |        | Processor interface write strobe (active low) |       |
| Pins      |             | 5<br>E0                                       |        | Processor interface chin soloct (active low)  | +     |
|           |             |                                               | INPUI  |                                               |       |
| Voltage   | VDD (+5V)   | 2, 12, 20, 25, 38, 43, 45, 65, 71, 83         | POWER  |                                               |       |
| Supply    | VSS         | 1, 6, 21, 24, 39, 46, 47, 51, 54, 57, 67, 72, | GROUND |                                               | 1     |
| Pins      |             | 73, 74, 78, 81                                |        |                                               |       |
|           | N/C         | 50, 68, 69, 70                                | UNUSED | Make no connection to these pins.             |       |

Notes: 1. This input is used only for rate 3/4 16-PSK mode. This input should be set to a logic low when not used.

In a high is discound for rate <sup>3</sup>/<sub>4</sub> 16-PSK mode only.
 Pin 52 pulses high for two periods of DECCLKOUT when the internal synchronization monitor test fails.
 Pin 53 pulses high for two periods of DECCLKOUT when the internal synchronization monitor test passes.



| SECTION           | NAME                | PIN #                                      | TYPE   | FUNCTION                                      | NOTES |
|-------------------|---------------------|--------------------------------------------|--------|-----------------------------------------------|-------|
|                   | ENCDATIN            | 51                                         | INPUT  | Encoder Data Input                            |       |
|                   | ENCINCLK            | 54                                         | INPUT  | Encoder Data Input Clock                      |       |
|                   | ENCOUTCLK           | 66                                         | INPUT  | Encoder Symbol Output Clock                   |       |
| Encoder           | ENCCLKOUT           | 71                                         | OUTPUT | Encoder Symbol Clock Output                   |       |
| I/O<br>Pins       | COACTIVE            | 70                                         | OUTPUT | Indicates Output of CO Bit                    | 1     |
|                   | CO                  | 60                                         | OUTPUT | Encoder Symbol CO                             | 2     |
|                   | C1                  | 61                                         | OUTPUT | Encoder Symbol C1                             |       |
|                   | C2                  | 62                                         | OUTPUT | Encoder Symbol C2                             | 3     |
|                   | ENCRESET            | 55                                         | INPUT  | Master Encoder Reset (Active High)            |       |
|                   | R0[0], R0[1], R0[2] | 47 (LSB), 44, 32                           | INPUT  | Decoder RO Input Symbol                       | 4     |
|                   | R1[0], R1[1], R1[2] | 46 (LSB), 38, 31                           | INPUT  | Decoder R1 Input Symbol                       |       |
|                   | R2[0], R2[1], R2[2] | 45 (LSB), 33, 30                           | INPUT  | Decoder R2 Input Symbol                       | 5     |
|                   | ROACTIVE/           | 29                                         | INPUT  | Low Selects RO as Input                       | 6     |
|                   | ROERASE             | 50                                         | INPUT  | High Erases RO Symbol                         | 13    |
| Decoder<br>I/O    | R1ERASE             | 49                                         | INPUT  | High Erases R1 Symbol                         | 13    |
|                   | R2ERASE             | 48                                         | INPUT  | High Erases R2 Symbol                         | 13    |
|                   | DECINCLK            | 25                                         | INPUT  | Decoder Symbol Input Clock                    |       |
|                   | DECOUTCLK           | 39                                         | INPUT  | Decoder Data Output Clock                     |       |
|                   | DECCLKOUT           | 77                                         | OUTPUT | Decoder Data Clock Output                     |       |
| Pins              | DECRESET            | 27                                         | INPUT  | High Master Resets Decoder Circuitry          |       |
|                   | SYNCCHNG            | 28                                         | INPUT  | Decoder Sync Change Control (Active High)     |       |
|                   | OUTOFSYNC           | 74                                         | OUTPUT | Sync Monitor Test Failure                     | 7     |
|                   | INSYNC              | 75                                         | OUTPUT | Sync Monitor Test Pass                        | 8     |
|                   | DECDATOUT           | 78                                         | OUTPUT | Decoder Data Output                           |       |
|                   | ROERR               | 93                                         | OUTPUT | Indicates Channel Bit Errors of RO            | 9     |
|                   | R1ERR               | 92                                         | OUTPUT | Indicates Channel Bit Errors of R1            | 9     |
|                   | R2ERR/R1EOUT        | 91                                         | OUTPUT | Indicates Channel Bit Errors                  | 9, 10 |
|                   | ROEOUT/EOUT         | 85                                         | OUTPUT | Indicates Error Signal Timing                 | 11    |
|                   | DATA[0] - DATA[7]   | 1, 2, 5, 6, 8, 10, 16, 17                  | I/0    | Processor Interface Data Bus (DATA[0] is LSB) |       |
| Processor         | ADDR[0] - ADDR[4]   | 81 (LSB), 82, 83, 84, 88                   | INPUT  | Processor Interface Address Bus               |       |
| Bus               | WR/                 | 3                                          | INPUT  | Processor Interface Write Strobe (Active Low) |       |
| Interface<br>Pins | RD/                 | 18                                         | INPUT  | Processor Interface Read Strobe (Active Low)  |       |
|                   | CS/                 | 80                                         | INPUT  | Processor Interface Chip Select (Active Low)  |       |
|                   | BERDONE             | 72                                         | OUTPUT | BER Test Indicator                            | 12    |
|                   | VDD                 | 9, 15, 26, 34, 43, 56, 65, 67, 87, 94      | POWER  |                                               |       |
| Voltago           |                     | 4, 7, 12, 19, 21, 22, 23, 24, 37, 40, 52,  | CDOUND |                                               |       |
| Supply            | v22                 | 53, 59,68, 69, 73, 76, 79, 90, 97, 98, 99  | GROUND |                                               |       |
| Ding              | N/C                 | 11, 13, 14, 20, 35, 36,41, 42, 57, 58, 63, |        | Make No Connection to This Din                |       |
| F 1113            | N/C                 | 64, 86, 89, 95, 96, 100                    | UNUSED | wake no connection to THS PH                  |       |

Notes: 1. In Serial Mode, pin 70 is active High during the period of ENCCLKOUT when CO encoded bit is output.

2. In Serial Mode, pin 60 serves as the encoder output for all output symbols.

3. In rate <sup>3</sup>/<sub>4</sub> or <sup>7</sup>/<sub>8</sub>, pin 62 is active High during output of first symbol of puncture pattern.

4. In Serial Mode, pins 47, 44, and 32 serve as the decoder input for all input symbols.

5. Decoder R2 (input pins 45, 33, 30) is used only for rate 1/3 parallel operation.

6. In Serial Mode, a Low on pin 29 indicates the symbol at RO is the current decoder input symbol.

7. Pin 74 pulses High for two periods of DECCLKOUT when the internal synchronization monitor test fails.

8. Pin 75 pulses High for two periods of DECCLKOUT when the internal synchronization monitor test passes.

9. Pins 93, 92, and 91 indicate channel bit errors bit-by-bit for R0, R1, and R2, respectively (active High for one period of DECCLKOUT).

10. Rate 1/3: Pin 91 indicates channel bit errors. Rate 1/2: Pin 91 indicates R1ERASE delayed to align to R1ERR output.

11. Rate 1/s: Pin 85 indicates logic OR of ROERASE/R1ERASE/R2ERASE delayed to align with ROERR/R1ERR/R2ERR. Rate 1/2: Pin 85 indicates ROERASE delayed to align to ROERR output.

12. Pin 72 indicates completion of internal BER measurement test (active High.)

13. The ROERASE (pin 50), R1ERASE (pin 49), and R2ERASE (pin 48) erase inputs must be connected to logic "0" when symbol erasures are not being used. Symbol erasure inputs are used to implement punctured code rates other than the rate <sup>3</sup>/<sub>4</sub> and <sup>7</sup>/<sub>8</sub> patterns implimented internally on the device.


| SECTION   | NAME              | PIN #                                         | TYPF   | FUNCTION                                      | NOTES |
|-----------|-------------------|-----------------------------------------------|--------|-----------------------------------------------|-------|
| SECTION   |                   | E1                                            |        | Encodor data input (LSP)                      |       |
|           |                   | 52                                            | INFUT  | Encoder data input (CSD)                      |       |
|           |                   | 53                                            | INPUT  | Encoder data input (USD)                      | 1     |
|           |                   | 52                                            | INFUT  | Encoder data input (WSD)                      |       |
| Encodor   |                   | <u> </u>                                      | INFUT  | Encoder symbol output clock                   |       |
|           |                   | 71                                            |        | Encoder symbol clock output                   |       |
| Ding      |                   | /1<br>                                        |        | Encoder symbol clock output                   |       |
| 1 113     | ENCCO<br>ENCC1    | 61                                            |        | Encoder output (LSD)                          |       |
|           |                   | 61                                            |        | Encoder output                                |       |
|           |                   | 70                                            |        | Encoder output (MSR)                          | 2     |
|           |                   | 55                                            |        | Master encoder reset (active high)            | 2     |
|           |                   | 55                                            |        |                                               |       |
|           | RUACTIVE/         | 29                                            |        | Set to logic high                             |       |
|           | BM00[0,1,2]       | 47 (LSB), 46, 45                              |        | Branch metric input 00                        |       |
|           | BM01[0,1,2]       | 32 (LSB), 31, 30                              |        | Branch metric input 01                        |       |
|           | BM10[0,1,2]       | 44 (LSB), 38, 33                              |        | Branch metric input 10                        |       |
|           | BM11[0,1,2]       | 50 (LSB), 49, 48                              |        | Branch metric input 11                        |       |
|           |                   | 24                                            |        | Sector number (LSB)                           |       |
|           | SECTOR[1]         | 23                                            | INPUT  | Sector number                                 |       |
|           | SECTOR[2]         | 22                                            |        | Sector number                                 | 1     |
| Decoder   | SECTOR[3]         | 21                                            | INPUT  | Sector number (MSB)                           |       |
| 1/0       | DECINCLK          | 25                                            | INPUI  | Decoder symbol input clock                    |       |
| Pins      | DECOUICLK         | 39                                            |        | Decoder data output clock                     |       |
|           | DECCLKOUI         | 11                                            | OUIPUI | Decoder data clock output                     |       |
|           | DECRESE           | 2/                                            | INPUI  | High master resets decoder circuitry          |       |
|           | SYNCCHNG          | 28                                            | INPUI  | Decoder sync change control (active high)     |       |
|           | OUTOFSYNC         | /4                                            | OUIPUI | Sync monitor test failure                     | 3     |
|           | INSYNC            | 75                                            | OUIPUI | Sync monitor test pass                        | 4     |
|           | DECDAT[0]         | 78                                            | OUIPUI | Decoder data output (LSB)                     |       |
|           | DECDAI[1]         | 86                                            | OUIPUI | Decoder data output (CSB)                     |       |
|           | DECDAT[2]         | 85                                            | OUIPUI | Decoder data output (MSB)                     | 2     |
| Processor | DATA[0] – DATA[7] | 1, 2, 5, 6, 8, 10, 16, 17                     | I/0    | Processor interface data bus (DATA[0] is LSB) |       |
| Ruc       | ADDR[0] - ADDR[4] | 81, 82, 83, 84, 88                            | INPUT  | Processor interface address bus               |       |
| Intorfaco | WR/               | 3                                             | INPUT  | Processor interface write strobe (active low) |       |
| Ding      | RD/               | 18                                            | INPUT  | Processor interface read strobe (active low)  |       |
| 1 1113    | CS/               | 80                                            | INPUT  | Processor interface chip select (active low)  |       |
|           | VDD (+5V)         | 9, 15, 26, 34, 43, 56, 65, 67, 87, 94         | POWER  |                                               |       |
| Voltage   | 1/00              | 4, 7, 12, 19, 37, 40, 59, 68, 69, 73, 76, 79, |        |                                               |       |
| Supply    | V22               | 90, 97, 98, 99                                | GRUUND |                                               |       |
| Pins      | N/0               | 11, 13, 14, 20, 35, 36, 41, 42, 57, 58, 63,   |        | Males as semication to the                    |       |
|           | N/C               | 64, 72, 89, 91, 92, 93, 95, 96, 100           | ONO2FD | wake no connection to these pins.             | 1     |

Notes:

1. This input is used only for rate <sup>3</sup>/<sub>4</sub> 16-PSK mode. This input should be set to a logic low when not used.

2. This is valid for rate  $\frac{3}{4}$  16-PSK mode only.

3. Pin 74 pulses high for two periods of DECCLKOUT when the internal synchronization monitor test fails.

4. Pin 75 pulses high for two periods of DECCLKOUT when the internal synchronization monitor test passes.

# ELECTRICAL SPECIFICATIONS ABSOLUTE MAXIMUM RATING

Tables 30 and 31 provide the absolute maximum ratings and device thermal ratings for the Q1900. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. The absolute Maximum Ratings are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Table 30. Absolute M | aximum Ratings                                   |        |      |     |                       |       |
|----------------------|--------------------------------------------------|--------|------|-----|-----------------------|-------|
|                      | PARAMETER                                        | SYMBOL | MIN  | ТҮР | MAX                   | UNITS |
|                      | Storage Temperature                              | Ts     | -65  | _   | +150                  | ٦°    |
|                      | Junction Temperature                             | Tj     | -    | -   | +150                  | J°    |
|                      | Voltage on Any Input Pin                         |        | -0.3 | -   | V <sub>DD</sub> + 0.3 | V     |
|                      | Voltage on V <sub>DD</sub> and on Any Output Pin |        | -0.3 | Ι   | +7                    | V     |

#### Table 31. Device Thermal Ratings

| PARAMETER                                  | SYMBOL | MIN | ТҮР | MAX | UNITS |
|--------------------------------------------|--------|-----|-----|-----|-------|
| Junction to Ambient Resistance (Still Air) |        |     |     |     |       |
| 84 Pin PLCC Package                        | θja    | -   | +27 | -   | °C/W  |
| 100 Pin VTQFP Package                      | θja    | -   | +51 | -   | °C/W  |
| Junction to Case Resistance                |        |     |     |     |       |
| 84 Pin PLCC Package                        | θjc    | -   | +12 | -   | °C/W  |
| 100 Pin VTQFP Package                      | θjc    | -   | +19 | -   | °C/W  |

## **DC ELECTRICAL CHARACTERISTICS**

Table 32 shows the DC electrical characteristics for the Q1900.

| PARAMETER                                 | SYMBOL            | MIN       | MAX       | UNITS | COMMENTS                                | NOTES |
|-------------------------------------------|-------------------|-----------|-----------|-------|-----------------------------------------|-------|
| Supply Voltage                            | V <sub>DD</sub>   | 4.5       | 5.5       | V     |                                         |       |
| Operating Temperature, Case               | Tc                | -55       | + 125     | ٥°    |                                         |       |
| High-Level Input Voltage                  | VIH               | 2.0       | VDD + 0.3 | V     |                                         |       |
| Low-Level Input Voltage                   | VIL               | -0.3      | 0.8       | V     |                                         |       |
| Input Low Leakage Current                 | III               | -1.0      | -         | μA    | $V_{IN} = V_{SS}; V_{DD} = V_{DD(MAX)}$ |       |
| Input High Leakage Current                | I <sub>IH</sub>   | -         | 1.0       | μA    | $V_{IN} = V_{DD} = V_{DD(MAX)}$         |       |
| Input High Leakage Current with Pull-down | I <sub>IHPD</sub> | 20        | 120       | μA    | $V_{IN} = V_{DD} = V_{DD(MAX)}$         | 1, 6  |
| Tri-state Leakage Current High            | I <sub>OZH</sub>  | -         | 1.0       | μA    | $V_{IN} = V_{DD} = V_{DD(MAX)}$         | 2,7   |
| Tri-state Leakage Current Low             | I <sub>OZL</sub>  | -1.0      | -         | μA    | $V_{IN} = V_{SS}; V_{DD} = V_{DD(MAX)}$ | 2,7   |
| High-Level Output Voltage                 | V <sub>OH</sub>   | VDD - 0.8 | -         | V     |                                         | 3, 8  |
| Low-Level Output Voltage                  | V <sub>OL</sub>   | I         | 0.4       | V     |                                         | 4, 9  |
| Output Short Circuit Current              | los               | -         | 300       | mA    |                                         | 5, 10 |
| Input Capacitance                         | C <sub>IN</sub>   | 5         | 15        | pF    |                                         |       |
| Power Dissipation (Quiescent)             | PD                | -         | 0.2       | W     |                                         |       |
| Power Dissipation (@ 30 MHz)              | PD                | -         | 0.8       | W     | Parallel Operating Modes                |       |

#### Table 32. DC Electrical Characteristics

Notes:

For Q1900 84-Pin PLCC Package:

- 1. Pins 11, 23, 36, and 44 have pull-down devices. All other inputs do not.
- 2. For DATA[0] DATA[7].
- 3. Pins 50, 52, and 53 have  $I_{OH} = -8mA$ . All other output pins have  $I_{OH} = -16mA$ .
- 4. Pins 50, 52, and 53 have  $I_{0L} = +$  8mA. All other output pins have  $I_{0L} = +$  16mA.
- 5. Not more than one output shorted at a time for less than one second.

For Q1900 100-Pin VTQFP Package:

- 6. Pins 25, 39, 54, and 66 have pull-down devices. All other inputs do not.
- 7. For Data [0] DATA [7]:
- 8. Pins 72, 74, and 75 have  $I_{OH} = -8mA$ . All other output pins have  $I_{OH} = -16mA$ .
- 9. Pins 72, 74, and 75 have  $I_{0L}$  = +8mA. All other output pins have  $I_{0L}$  = +16 mA.
- 10. Not more than one output shorted at a time for less than one second.

## TIMING CHARACTERISTICS

Figures 45 - 47 and Tables 33 - 35 provide the timing

specifications for the Q1900. These specifications are valid only for the recommended operating conditions.



#### Table 33a. Processor Interface Timing Parameters (Write Signal)

| PARAMETER (Write Signal)      | SYMBOL           | MIN* | MAX* | UNITS |
|-------------------------------|------------------|------|------|-------|
| Data Setup to WR/ Rising      | t <sub>DSU</sub> | 20   | -    | ns    |
| Data Hold After WR/ Rising    | t <sub>DH</sub>  | 5    | I    | ns    |
| CS/ Falling to WR/ Falling    | tcw              | 15   | I    | ns    |
| Address Hold After WR/ Rising | t <sub>WAX</sub> | 5    | -    | ns    |
| CS/ Hold After WR/ Rising     | t <sub>WC</sub>  | 5    | 1    | ns    |
| Address Valid to WR/ Falling  | t <sub>AW</sub>  | 20   | -    | ns    |
| WR/ Period                    | t <sub>WR</sub>  | 80   | -    | ns    |

#### Table 33b. Processor Interface Timing Parameters (Read Signal)

| PARAMETER (Read Signal)       | SYMBOL             | MIN* | MAX* | UNITS |
|-------------------------------|--------------------|------|------|-------|
| Address Valid to RD/ Falling  | t <sub>AR</sub>    | 20   | -    | ns    |
| RD/ Period                    | t <sub>RD</sub>    | 80   | I    | ns    |
| CS/ Falling to RD/ Falling    | t <sub>CR</sub>    | 15   | -    | ns    |
| Address Hold After WR/ rising | t <sub>RAX</sub>   | 5    | -    | ns    |
| CS/ Hold After RD/ Rising     | t <sub>RC</sub>    | 5    | -    | ns    |
| RD/ Falling to DATA Valid     | t <sub>RDAV</sub>  | -    | 60   | ns    |
| Data Hold After RD/ Rising    | t <sub>rddaz</sub> | 0    | 15   | ns    |

\*  $T_c = -55$  to  $125^{\circ}$ C,  $V_{DD} = 4.5$  to 5.5 V

Values assume a 75 pF load on the data bus pins. All timings are measured from the switching level of 1.4 V.



Table 34a. Encoder Clock Timing Parameters for Viterbi Mode (all Parallel Rates) SYMBOL MAX MIN MAX MIN MAX MIN MAX UNITS PARAMETER MIN Supply Voltage 4.5 5.5 4.5 5.5 4.75 5.5 5.0 5.5 V  $V_{DD}$ °C **Operating Temperature, Case** -55 125 -40 85 -40 85 -40 85 Tc Max Frequency (=1/t<sub>EIN</sub>) ENCINCLK \_ 20 \_ 25 \_ 28 \_ 30 MHz **Encoder IN Clock Period** 50 40 35.7 33.3 \_ \_ ns t<sub>EIN</sub> \_ \_ **ENCDATIN Setup to ENCINCLK Rise** 5 \_ 5 \_ 5 \_ 5 \_ t<sub>encsu</sub> ns **ENCDATIN Hold After ENCINCLK Rise** 5 \_ 5 \_ 5 \_ 5 \_ t<sub>enchld</sub> ns **ENCINCLK Clock Low & High Period** t<sub>EIL</sub> & t<sub>EIH</sub> 20 \_ 16 \_ 14.3 \_ 13.3 \_ ns ENCOUTCLK \_ Max Frequency (=1/t<sub>EOUT</sub>) 20 25 \_ 28 \_ 30 MHz \_ \_ **Encoder OUT Clock Period** t<sub>EOUT</sub> 50 40 \_ 35.7 33.3 ns **ENCOUTCLK Rise to ENCCLKOUT Fall** 15 12 10.7 10 \_ \_ t<sub>ERF</sub> \_ \_ ns ENCOUTCLK Fall to ENCCLKOUT Rise t<sub>EFR</sub> \_ 15 \_ 12 \_ 10.7 \_ 10 ns 20 **ENCOUTCLK Low & High Period** 16 \_ 14.3 13.3 \_ t<sub>EOL</sub> & t<sub>EOH</sub> \_ \_ ns Data Valid After Clock Output Rising 0 5 t<sub>ENCPD</sub> 0 5 5 0 5 0 ns **Minimum Reset Period** 100\* \_ 80\* \_ 72\* \_ 67\* \_ t<sub>ERES</sub> ns

\* Minimum Value is 2 ECLK<sub>MAX</sub> where ECLK<sub>MAX</sub> = the Period of ENCINCLK or ENCOUTCLK, whichever is greater.

Values assume a 30 pF load on Output Pins. All timings are measured from the switching level of 1.4 V.

Table 34b. Encoder Clock Timing Parameters for Viterbi Mode (Rate 1/2 and 1/3 Serial)

| PARAMETER                                                                                                     | SYMBOL                              | MIN  | MAX  | MIN | MAX  | UNITS |
|---------------------------------------------------------------------------------------------------------------|-------------------------------------|------|------|-----|------|-------|
| Supply Voltage                                                                                                | V <sub>DD</sub>                     | 4.5  | 5.5  | 4.5 | 5.5  | V     |
| Operating Temperature, Case                                                                                   | T <sub>C</sub>                      | -55  | 125  | -40 | 85   | ٥C    |
| Max Frequency (=1/t <sub>EIN</sub> ) Rate <sup>1</sup> /2 Serial                                              | ENCINCLK                            | -    | 20   | -   | 25   | MHz   |
| Max Frequency (=1/t <sub>EIN</sub> ) Rate <sup>1</sup> /3 Serial                                              | ENCINCLK                            | -    | 13.3 | -   | 16.7 | MHz   |
| Encoder IN Clock Period Rate <sup>1</sup> /2 Serial                                                           | t <sub>EIN</sub>                    | 50   | -    | 40  | -    | ns    |
| Encoder IN Clock Period Rate <sup>1</sup> /3 Serial                                                           | t <sub>EIN</sub>                    | 75   | -    | 60  | -    | ns    |
| ENCDATIN Setup to ENCINCLK Rise                                                                               | t <sub>ENCSU</sub>                  | 5    | -    | 5   | -    | ns    |
| ENCDATIN Hold After ENCINCLK Rise                                                                             | t <sub>enchld</sub>                 | 5    | -    | 5   | -    | ns    |
| ENCINCLK Clock Low & High Period                                                                              | t <sub>EIL</sub> & t <sub>EIH</sub> | 20   | -    | 16  | -    | ns    |
| Max Frequency (=1/t <sub>EOUT</sub> ) Rate <sup>1</sup> / <sub>2</sub> and <sup>1</sup> / <sub>3</sub> Serial | ENCOUTCLK                           | -    | 40   | -   | 50   | MHz   |
| Encoder OUT Clock Period Rate <sup>1</sup> / <sub>2</sub> and <sup>1</sup> / <sub>3</sub> Serial              | t <sub>eout</sub>                   | 25   | -    | 20  | -    | ns    |
| ENCOUTCLK Rise to ENCCLKOUT Fall                                                                              | t <sub>ERF</sub>                    | -    | 15   | -   | 12   | ns    |
| ENCOUTCLK Fall to ENCCLKOUT Rise                                                                              | t <sub>EFR</sub>                    | -    | 15   | -   | 12   | ns    |
| ENCOUTCLK Low & High Period                                                                                   | t <sub>EOL</sub> & t <sub>EOH</sub> | 20   | -    | 16  | -    | ns    |
| Data Valid After Clock Output Rising                                                                          | t <sub>ENCPD</sub>                  | 0    | 5    | 0   | 5    | ns    |
| Minimum Reset Period                                                                                          | t <sub>ERES</sub>                   | 100* | -    | 80* | -    | ns    |

\* Minimum Value is 2 ECLK<sub>MAX</sub> where ECLK<sub>MAX</sub> = the Period of ENCINCLK.

Values assume a 30 pF load on Output Pins. All timings are measured from the switching level of 1.4 V.



Table 35a. Decoder Clock Timing Parameters for Viterbi Mode (all Parallel Rates) and Trellis Mode (all Rates)

| PARAMETER                             | SYMBOL                               | MIN  | MAX | MIN  | MAX | MIN  | MAX | MIN  | MAX | UNITS |
|---------------------------------------|--------------------------------------|------|-----|------|-----|------|-----|------|-----|-------|
| Supply Voltage                        | V <sub>DD</sub>                      | 4.5  | 5.5 | 4.5  | 5.5 | 4.75 | 5.5 | 5.0  | 5.5 | V     |
| Operating Temperature, Case           | T <sub>C</sub>                       | - 55 | 125 | - 40 | 85  | - 40 | 85  | - 40 | 85  | ٦°    |
| Max Frequency (=1/t <sub>DIN</sub> )  | DECINCLK                             | -    | 20  | -    | 25  | -    | 28  | -    | 30  | MHz   |
| Decoder IN Clock Period               | t <sub>DIN</sub>                     | 50   |     | 40   | -   | 35.7 | -   | 33.3 | -   | ns    |
| Data Setup to DECINCLK Rise           | t <sub>DECSU</sub>                   | 5    | -   | 5    | -   | 5    | -   | 5    | -   | ns    |
| Data Hold After DECINCLK Rise         | t <sub>dechld</sub>                  | 5    | -   | 5    | -   | 5    | -   | 5    | -   | ns    |
| DECINCLK Low & High Period            | t <sub>DIL</sub> & t <sub>DOH</sub>  | 20   | -   | 16   | -   | 14.3 | -   | 13.3 | -   | ns    |
| Max Frequency (=1/t <sub>DOUT</sub> ) | DECOUTCLK                            | -    | 20  | -    | 25  | -    | 28  | -    | 30  | MHz   |
| Decoder OUT Clock Period              | t <sub>DOUT</sub>                    | 50   | -   | 40   | -   | 35.7 | -   | 33.3 | -   | ns    |
| DECOUTCLK Rise to DECCLKOUT Fall      | t <sub>DRF</sub>                     | -    | 18  | _    | 15  | -    | 13  | _    | 12  | ns    |
| DECOUTCLK Fall to DECCLKOUT Rise      | t <sub>DFR</sub>                     | -    | 18  | _    | 15  | -    | 13  | -    | 12  | ns    |
| DECOUTCLK Low & High Period           | t <sub>DOL</sub> & t <sub>DOIH</sub> | 20   | -   | 16   | -   | 14.3 | -   | 13.3 | -   | ns    |
| Sector Number Setup to DECOUTCLK Rise | t <sub>SNSU</sub>                    | 5    | -   | 5    | -   | 5    | -   | 5    | -   | ns    |
| Sector Number Hold to DECOUTCLK Rise  | t <sub>SNHD</sub>                    | 5    | -   | 5    | -   | 5    | -   | 5    | -   | ns    |
| Data Valid After Clock Output Rising  | t <sub>DECPD</sub>                   | 0    | 12  | 0    | 12  | 0    | 12  | 0    | 12  | ns    |
| Minimum Reset Period                  | t <sub>DRES</sub>                    | 100* | -   | 80*  | -   | 72*  | -   | 67*  | -   | ns    |

\* Minimum Value is 2 \* DCLK<sub>MAX</sub>, where DCLK<sub>MAX</sub> = the Period of DECINCLK or DECOUTCLK, whichever is greater.

Values assume a 30 pF load on Output Pins. All timings are measured from the switching level of 1.4 V.

Table 35b. Decoder Clock Timing Parameters for Viterbi Mode (Rate 1/2 and 1/3 Serial)

| PARAMETER                                                    | SYMBOL                               | MIN  | MAX  | MIN  | MAX  | UNITS |
|--------------------------------------------------------------|--------------------------------------|------|------|------|------|-------|
| Supply Voltage                                               | V <sub>DD</sub>                      | 4.5  | 5.5  | 4.5  | 5.5  | V     |
| Operating Temperature, Case                                  | Tc                                   | - 55 | 125  | - 40 | 85   | ٥C    |
| Max Frequency (=1/t <sub>DIN</sub> ) Rate 1/2 and 1/3 Serial | DECINCLK                             | -    | 40   | -    | 50   | MHz   |
| Decoder IN Clock Period Rate 1/2 and 1/3 Serial              | t <sub>DIN</sub>                     | 25   | -    | 20   | -    | ns    |
| Data Setup to DECINCLK Rise                                  | t <sub>DECSU</sub>                   | 5    | -    | 5    | -    | ns    |
| Data Hold After DECINCLK Rise                                | t <sub>dechld</sub>                  | 5    | -    | 5    | -    | ns    |
| DECINCLK Low & High Period                                   | t <sub>DIL</sub> & t <sub>DOH</sub>  | 20   | -    | 16   | -    | ns    |
| Max Frequency (=1/t <sub>DOUT</sub> ) Rate ½ Serial          | DECOUTCLK                            | 0    | 20   | 0    | 25   | MHz   |
| Max Frequency (=1/t <sub>DOUT</sub> ) Rate 1/3 Serial        | DECOUTCLK                            | 0    | 13.3 | 0    | 16.7 | MHz   |
| Decoder OUT Clock Period Rate 1/2 Serial                     | t <sub>DOUT</sub>                    | 50   | -    | 40   | -    | ns    |
| Decoder OUT Clock Period Rate 1/3 Serial                     | t <sub>DOUT</sub>                    | 75   | -    | 60   | -    | ns    |
| DECOUTCLK Rise to DECCLKOUT Fall                             | t <sub>DRF</sub>                     | _    | 18   | -    | 15   | ns    |
| DECOUTCLK Fall to DECCLKOUT Rise                             | t <sub>DFR</sub>                     | -    | 18   | -    | 15   | ns    |
| DECOUTCLK Low & High Period                                  | t <sub>DOL</sub> & t <sub>DOIH</sub> | 20   | -    | 16   | -    | ns    |
| Sector Number Setup to DECOUTCLK Rise                        | t <sub>snsu</sub>                    | 5    | -    | 5    | -    | ns    |
| Sector Number Hold to DECOUTCLK Rise                         | t <sub>SNHD</sub>                    | 5    | -    | 5    | -    | ns    |
| Data Valid After Clock Output Rising                         | t <sub>DECPD</sub>                   | 0    | 12   | 0    | 12   | ns    |
| Minimum Reset Period                                         | t <sub>DRES</sub>                    | 100* | _    | 80*  | -    | ns    |

\* Minimum Value is 2 \* DCLK<sub>MAX</sub>, where DCLK<sub>MAX</sub> = the Period of DECOUTCLK.

Values assume a 30 pF load on Output Pins. All timings are measured from the switching level of 1.4 V.

## PACKAGES

The Q1900 is available in two packages, an 84-pin PLCC or a 100-pin VTQFP. The package drawings are given in Figure 48 for the PLCC package and Figure 49 for the VTQFP package. Dimensions are given in inches (mm). A suggested socket for the 84-pin PLCC is AMP P/N 821573-1 (through-hole board mounted) or P/N 822282-1.





## PERIPHERAL DATA MODE OPERATION OF THE Q1900

VITERBI/TRELLIS DECODER

## **APPLICATIONS NOTE**

## CONTENTS

| INTRODUCTION                                                    |
|-----------------------------------------------------------------|
| EXTERNAL PIN CONFIGURATION                                      |
| USING THE Q1900 IN PERIPHERAL DATA                              |
| MODE                                                            |
| Rate <sup>1</sup> /2 Parallel Viterbi Mode Operation 2-3        |
| Rate <sup>1</sup> / <sub>2</sub> Serial viterbi Mode Operation  |
| Rate <sup>1</sup> /3 Parallel viterbi Mode Operation 2-6        |
| Rate <sup>3</sup> / <sub>4</sub> viterbi mode Operation 2-8     |
| Rate <sup>7</sup> /8 Viterbi Mode Operation 2-11                |
| Rate $^{2}\!\!/_{3}$ and $^{3}\!\!/_{4}$ Trellis mode operation |
| Rate <sup>N</sup> /N+1 Viterbi Operation 2-18                   |
| Optimal Clocking 2-18                                           |
| BURST PROCESSING MODE 2-20                                      |
| Encoder Data Processing 2-20                                    |
| Decoder Data Processing 2-20                                    |

## INTRODUCTION

The Q1900 Viterbi/Trellis Decoder can be used in either Direct Data Mode or Peripheral Data Mode. Direct Data Mode interfaces all data via the dedicated pins and is most commonly used in high-speed data systems. Peripheral Data Mode interfaces all data and clock signals through the microprocessor interface and is typically used in low data rate applications including INMARSAT, VSAT and other low data rate terrestrial or satellite data links. In systems that employ digital signal processing (DSP) techniques in the demodulation process, a Peripheral Data Mode design will use less external hardware than a Direct Data Mode design. In these types of systems, the microprocessor typically generates the soft decision bits supplied to the Viterbi decoder (see Figures 1a and 1b). In addition, Peripheral Data Mode allows extremely simple processing of burst or packet data. Using the Q1900 in Peripheral Data Mode also gives the overall system a great deal of flexibility because changes in data rates, message lengths, or code rates can be implemented by simply changing the DSP software.

## **EXTERNAL PIN CONFIGURATION**

When operating in Peripheral Data Mode, the Q1900 signals are provided by writing to the processor register addresses described in *Tables 5* and *6* of the *Q1900*section of this data book. All Direct Data pins should be connected to logic "0". These pins can be connected directly to ground (see Figures 1a and 1b).

The Q1900 can automatically synchronize incoming data streams to the Viterbi/Trellis decoder circuit as described in the *Q1900*section of this data book. Automatic synchronization is typically used in communication systems that process continuous data. Systems that process data in bursts or packets usually have external synchronization information. In these types of systems, automatic synchronization should not be used. The SYNCCHNG input should be grounded.



## USING THE Q1900 IN PERIPHERAL DATA MODE

There are three general steps in using the Q1900 in Peripheral Data Mode. First, the encoder and decoder must be initialized for the desired mode of operation. Second, a reset procedure is used to correctly reset the encoder and decoder. Finally, data can be processed by the encoder and decoder. When data is not continuous, it is desirable to have a fourth step that flushes the encoder and decoder. This puts the Q1900 in a known state before processing data and is described in the *Burst Processing Mode* section at the end of this applications note.

## RATE 1/2 PARALLEL VITERBI MODE OPERATION INITIALIZATION

Initialization consists of programming the write registers in steps 1-15 of *Table 9* in the *Q1900* section of this data book.

### RESET

Once initialized, the Q1900 must be reset before processing data. The encoder and decoder functions have individual reset bits. Reset procedures for the encoder and decoder are described below.

Figure 2 shows the Viterbi rate  $\frac{1}{2}$  encoder reset flow diagram. The procedure begins by programming Encoder Control Register 1 (write address 06H) = 04H. This clears the reset bit and sets rate  $\frac{1}{2}$  operation. Next, activate the internal clocks by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). Writing to these registers should be repeated five times (Figure 2). The actual reset signal is applied by programming Encoder Control Register 1 = 06H. This asserts reset and maintains rate  $\frac{1}{2}$  operation. The internal clocks should again be activated by writing to Processor Encoder Input Clock



Register and Processor Encoder Output Clock Register (repeated five times). Finally, program the Encoder Control Register 1 = 04H. This reset clears the bit while maintaining rate  $\frac{1}{2}$  operation.

The reset procedure for the decoder is almost identical. Figure 3 shows the Viterbi/Trellis decoder reset flow diagram. The procedure begins by programming Decoder Control Register 3 (write address 04H) = 01H. This clears the reset bit and selects Long Memory Mode. Next, activate the internal clocks by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). Writing to these registers should be repeated five times. See Figure 3. The actual reset signal is applied by programming Decoder Control Register 3 = 05H. This asserts reset and maintains long memory rate  $\frac{1}{2}$ operation. The internal clocks should again be activated by writing to Processor Decoder Input Clock Register and Processor Decoder Output Clock Register (repeated five times). Finally, program Decoder Control Register 3 = 01H. This clears the reset bit while maintaining long memory rate  $\frac{1}{2}$  operation.

This reset operation should be performed whenever a change occurs in the mode of operation. It should be noted that a reset does not reset any of the encoder or decoder registers.



#### DATA PROCESSING

Figure 4 shows the procedure for processing data through the encoder for rate ½. To begin data processing, write a data bit into the Encoder Data Input Register (write address 05H) to be encoded. This data bit is clocked into the encoder by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). The encoded output data, C0 and C1, is read into the microprocessor by reading the Encoder Data Output Register (read address 02H).



Figure 5 shows the procedure for processing data through the decoder for rate <sup>1</sup>/<sub>2</sub> which is similar to the procedure for the encoder described above. To begin data processing, the microprocessor writes the R0/R1 encoded pair into Decoder Data Input Register 1 (write address 00H). The R0ERASE and R1ERASE bits should be set Low (i.e., no erasures). Decoder Data Input Register 2 is only used for rate <sup>1</sup>/<sub>3</sub> and need not be programmed. The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor



Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H).

# RATE 1/2 SERIAL VITERBI MODE OPERATION DATA PROCESSING

The Q1900 can be operated in either rate <sup>1</sup>/<sub>2</sub> Parallel or Serial Modes. Parallel Mode is usually associated with QPSK modulation where Serial Mode is usually associated with BPSK modulation. When using the Q1900 in Peripheral Mode, it is suggested that it be used only in Parallel Mode. There are two reasons for this. First, using the Q1900 in Serial Mode requires one extra write cycle for every data bit processed by the encoder and decoder. Second, using the Q1900 in Serial Mode excludes the use of optimal clocking discussed at the end of this applications note. Optimal clocking further reduces the number of processor write cycles to process data through the encoder and decoder.

Using the Q1900 convolutional encoder with BPSK modulation can be accomplished using the procedures previously described with some minor modifications. During the encoding process, data is transferred into and out of the encoder using the DSP/microprocessor. See Figures 6a and 6b. Data out of the encoder consists of two encoded bits, C0 and C1. If QPSK modulation was used, C0 and C1 would be read from the Q1900 and sent to a QPSK modulator by the microprocessor. However, for BPSK modulation, the microprocessor should send the C0 bit to the BPSK modulator and hold or store the C1 bit until the next symbol time. See Figures 6c and 6d.

During the decoding process, the demodulator receives encoded data starting with R0 followed by R1. Note: R0 and R1 correspond to the C0 and C1 encoded bits after transmission through the channel. The DSP/ microprocessor should store the R0 bit until the demodulator receives the R1 bit. See Figures 7a and 7b. The DSP then transfers both the R0 and R1 bits to the decoder. See Figure 7c. Decoded data is then transferred back to the DSP, see Figure 7d.



## SPECIAL CONSIDERATIONS WHEN USING RATE 1/2 SERIAL MODE

One disadvantage of the above approach is that automatic synchronization cannot be used because the Q1900 is configured for Parallel Mode operation. However, the OUTOFSYNC and INSYNC outputs can still be used to determine when the Q1900 is not synchronized. The OUTOFSYNC and INSYNC outputs can be used to drive the inputs of a set-reset latch to generate an interrupt to the microprocessor or a signal that can be polled by the microprocessor. See Figures 1a and 1b. The detection of an OUTOFSYNC condition can be used to change the input serial stream and synchronize the decoder. For more information on synchronizing the Q1900 in Serial Mode, see *Code Rate* 1/2 *Mode Operation*in the *Q1900*section of this data book.

## RATE 1/3 PARALLEL VITERBI MODE OPERATION INITIALIZATION

Initialization consists of programming the write registers in steps 1-15 of *Table 11* in the *Q1900* section of this data book.

## RESET

The reset procedure for the encoder for rate <sup>1</sup>/<sub>3</sub> is similar to the reset procedure for rate  $\frac{1}{2}$ . Figure 8 shows an encoder reset flow diagram for rate  $\frac{1}{3}$ . The procedure begins by programming Encoder Control Register 1 (write address 06H) = 10H. This clears the reset bit and sets rate <sup>1</sup>/<sub>3</sub> operation. Next, activate the internal clocks by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). Writing to these registers should be repeated five times (Figure 8). The actual reset signal is applied by programming Encoder Control Register 1 = 12H. This asserts reset and maintains rate <sup>1</sup>/<sub>3</sub> operation. The internal clocks should again be activated by writing to Processor Encoder Input Clock Register and Processor Encoder Output Clock Register (repeated five times). Finally, program Encoder Control Register 1 = 10H. This clears the reset bit while maintaining rate  $\frac{1}{3}$ operation.

The reset procedure for the decoder in rate  $\frac{1}{3}$  is identical to the reset procedure used for the decoder in rate  $\frac{1}{2}$ .



This reset operation should be performed whenever a change occurs in the mode of operation. It should be noted that a reset does not reset any of the encoder or decoder registers.

#### DATA PROCESSING

When using the Q1900 in Peripheral Mode, it is suggested that it be used only in Parallel Mode. There are two reasons for this. First, using the Q1900 in Serial Mode requires one extra write cycle for every data bit processed by the encoder and decoder. Second, using the Q1900 in Serial Mode excludes the use of optimal clocking discussed at the end of this applications note. Optimal clocking further reduces the number of processor write cycles to process data through the encoder and decoder.

Using the Q1900 convolutional encoder with BPSK modulation at rate  $\frac{1}{3}$  can be done by using a similar procedure to the one described in the rate  $\frac{1}{2}$  Serial Mode data processing section. See Figures 6 and 7.

C0, C1 and C2 will be valid when the Encoder Output Register is read. Data is transferred into and out of the encoder using the DSP/microprocessor. Data out of the encoder consists of three encoded bits, C0, C1 and C2. For BPSK modulation, the microprocessor should send the C0 bit to the BPSK modulator and hold or store the C1 and C2 bits. The C1 bit will be sent during the symbol time following C0, and the C2 bit will be sent during the symbol time following C1.

During the decoding process, the demodulator receives encoded data starting with R0, followed by R1 and R2. Note: R0, R1 and R2 correspond to the C0, C1 and C2 encoded bits after transmission through the channel. The DSP/microprocessor should store each bit until it receives all three bits from the demodulator. The DSP will then transfer the R0, R1 and R2 bits to the decoder at the same time. Decoded data is then transferred back to the DSP.

The special considerations for rate  $\frac{1}{2}$  Serial Mode described earlier apply to rate  $\frac{1}{3}$  Serial Mode as well.

Figure 5 shows the procedure for processing data through the decoder. This procedure is similar to the procedure for rate <sup>1</sup>/<sub>2</sub>. To begin data processing, the microprocessor writes the R0, R1 and R2 encoded bits into Decoder Data Input Register 1 (write address 00H) and Decoder Data Input Register 2 (write address 01H). The R0ERASE, R1ERASE and R2ERASE bits should be set Low (i.e., no erasures). The R0, R1 and R2 encoded data bits are clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H).

#### **RATE 3/4 VITERBI MODE OPERATION**

The following techniques using the Q1900 in rate  $\frac{3}{4}$  actually involve using the chip in rate  $\frac{1}{2}$ . For the encoder, generate a rate  $\frac{1}{2}$  output and puncture (delete) the appropriate output bits. For the decoder, insert erasures for the same bits that were deleted at the encoder.

There are several reasons for implementing rate <sup>3</sup>/<sub>4</sub> in this manner. First, it is easier to process blocks or packets of data through the encoder and/or decoder. Second, if the system generates an external synchronization word, the puncture pattern can be synchronized at any time without changing throughput delay. Finally, the optimal clocking techniques described at the end of this applications note can be used.

#### INITIALIZATION

Initialization consists of programming the write registers in steps 1-8 of *Table 9*, and steps 6-12 of *Table 12* in the *Q1900*section of this data book. Note: For rate <sup>3</sup>/<sub>4</sub>, the decoder must be programmed for Long Memory Mode in order to achieve maximum coding performance. For best results, program the registers in the order shown.

#### RESET

Follow the same reset procedure used for rate  $\frac{1}{2}$ . A reset operation should also be performed whenever a

## 2-8 QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA

Forward Error Correction Products Data Book, 80-24128-1 A, 8/98 Data Subject to Change Without Notice change occurs in the mode of operation. It should be noted that a reset does not reset any of the encoder or decoder registers.

#### RATE 3/4 PUNCTURE CODING

*Figure 9a* in the *Q1900*section of this data book illustrates the operation of rate <sup>3</sup>/<sub>4</sub> punctured coding. This figure shows a system based on a rate <sup>1</sup>/<sub>2</sub> encoder and decoder used to generate a transmitted code rate of <sup>3</sup>/<sub>4</sub>. This operation first consists of encoding the information (A) to be transmitted with a rate <sup>1</sup>/<sub>2</sub> encoder (B). However, before transmission, certain symbols (from the rate <sup>1</sup>/<sub>2</sub> encoded stream) are "punctured" or deleted and not transmitted (C). Thus, two out of the six bits (from the rate <sup>1</sup>/<sub>2</sub> encoder) are deleted in a repeating pattern. For every three information bits to be transmitted, only four encoded bits are actually transmitted (rate <sup>3</sup>/<sub>4</sub> code operation).

At the receiving node, the punctured encoded bits are replaced with "null" symbols prior to decoding with the rate <sup>1</sup>/<sub>2</sub> decoder (D). These null symbols are indicated to the Q1900 decoder by asserting the "erase" bits in Decoder Data Input Register 1. The decoder treats these null symbols as symbols which are neither received "1s" nor "0s", but are exactly between "1" and "0"; that is, no information is conveyed by that symbol.

#### DATA PROCESSING

Processing data through the encoder for rate  $\frac{3}{4}$  is similar to the procedure used for rate  $\frac{1}{2}$  with the addition of the puncture pattern described above. Figure 9 shows a data processing flow diagram.

The procedure for processing data through the encoder first consists of setting a variable in the microprocessor software to "0". In Figure 9, this variable is labeled PUNC. This variable is used to identify the current step in the puncture pattern. To begin data processing, a data bit is written into the Encoder Data Input Register (write address 05H) to be encoded. This data bit is clocked into the encoder by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). The



encoded output data, C0 and C1, is read into the microprocessor by reading the Encoder Data Output Register (read address 02H). At this point, the microprocessor software can do one of three things depending on the value of PUNC. If PUNC = 0, then the microprocessor writes the C0/C1 pair to the modulator. This is shown in Figure 9a (in the Q1900 section of this data book), line B where the CO(1) and C1(1) output from the encoder are transmitted without modification. For this case, the PUNC variable is incremented to "1" after the C0/C1 pair are sent to the modulator and a new data bit is written into the encoder. If PUNC = 1, then the microprocessor stores the C1 output from the Encoder Data Output Register. This is shown in *Figure 9a* (in the *Q1900* section of this data book), line B where C1(2) is stored and C0(2) is punctured or disregarded. For this case, the PUNC variable is incremented to "2" and a new data bit is written into the encoder. Finally, if PUNC = 2, then the microprocessor combines the C0 output of the Encoder Data Output Register with the previously

stored C1 output and writes the C0/C1 pair to the modulator. This is shown in *Figure 9a* (in the *Q1900* section of this data book), line B where C0(3) is combined with C1(2) and transmitted. This represents the last portion of the puncture pattern. For this case, the PUNC variable is reset to "0" and the entire procedure is repeated.

The procedure for decoding is similar to the procedure for encoding. It basically consists of inserting erasures in the bit locations where data was deleted or punctured at the encoder. Figure 10 shows a data processing flow diagram for rate  $^{3}\!/_{4}$  decoding.

The procedure begins by setting a variable called STATE in the microprocessor software to "0". This variable is used to identify the current step in the puncture pattern. Setting STATE = 0 marks the first step in the puncture pattern. At this point, the microprocessor software can do one of two things depending on the value of STATE. If STATE = 0, then the microprocessor writes the R0/R1 encoded pair into Decoder Data Input Register 1 (write address 00H).



Decoder Data Input Register 2 is only used for rate  $\frac{1}{3}$ and need not be written to. When STATE = 0, the R0ERASE and R1ERASE bits are set to "0" (i.e., no erasures). The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). This is similar to *Figure 9a* (in the *Q1900* section of this data book), line D where the R0(1) and R1(1) encoded inputs are input into the decoder without erasures. The decoded output is read into the

microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). For this case, the STATE variable is incremented to "1" after the decoded output is read and the next encoded pair is processed by the decoder. If STATE = 1, the microprocessor writes the R0/R1 encoded pair into Decoder Data Input Register 1 (write address 00H). The R0ERASE bit is set to "1" and the R1ERASE bit is set to "0" (i.e., erase the R0 input). The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). This is similar to what is shown in Figure 9a (in the Q1900section of this data book), line D where the R0(2) input is erased (a null symbol is inserted) and R1(2) input processed by the decoder without erasures. The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). Next, the microprocessor writes the same R0/R1 encoded pair into Decoder Data Input Register 1 except the R0ERASE bit is set to "0" and the R1ERASE bit is set to "1" (i.e., erase the R1 input). This is similar to Figure 9a (in the Q1900section of this data book), line D where the R0(3) input is processed by the decoder without an erasure and the R1(3) input is erased (a null symbol is inserted). This R0/R1 encoded data pair is again clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). For this case, the STATE variable is reset to "0" after the decoded output is read and the procedure is repeated.

#### SPECIAL CONSIDERATIONS

One disadvantage of the above approach is that automatic synchronization cannot be used because the Q1900 is configured for rate 1/2 Parallel Mode with erasures. However, the OUTOFSYNC and INSYNC outputs can still be used to determine when the Viterbi decoder is not synchronized. The OUTOFSYNC and INSYNC outputs can be used to drive the inputs of a set-reset latch to generate an interrupt to the microprocessor or a signal that can be polled by the microprocessor. See Figures 1a and 1b. The detection of an OUTOFSYNC condition can be used to change the input data and synchronize the decoder for phase ambiguities and puncture pattern misalignment. See *Code Rate<sup>1</sup>/ 2 and<sup>3</sup>/ 4 Modes of Operation* in the *Q1900* section of this data book.

#### **RATE 7/8 VITERBI MODE OPERATION**

The following techniques for using the Q1900 in rate 7/8

There are several reasons for implementing rate <sup>7</sup>/<sub>8</sub> in this manner. First, it is easier to process blocks or packets of data through the encoder and/or decoder. Second, if the system generates an external synchronization word, the puncture pattern can be synchronized at any time without changing throughput delay. Finally, optimal clocking techniques described at the end of this applications note can be used.

#### INITIALIZATION

Innitialization consists of programming the write registers in steps 1-8 of *Table 9* and steps 6-12 of *Table 13* in the *Q1900*section of this data book. Note: For rate <sup>7</sup>/<sub>8</sub> in order to achieve maximum coding performance, the decoder must be programmed for Long Memory Mode. For best results, program the registers in the order shown.

#### RESET

Follow the same reset procedure used for rate  $\frac{1}{2}$ . A reset operation should also be performed whenever a change occurs in the mode of operation. It should be noted that a reset does not reset any of the encoder or decoder registers.

#### RATE 7/8 PUNCTURE CODING

*Figure 9b* in the *Q1900*section of this data book illustrates the operation of rate  $\frac{7}{8}$  punctured coding. This figure shows a system based on a rate  $\frac{1}{2}$  encoder and decoder used to generate a transmitted code rate of  $\frac{7}{8}$ . This operation first consists of encoding the information (A) to be transmitted with a rate  $\frac{1}{2}$ encoder (B). However, before transmission certain symbols from the rate  $\frac{1}{2}$  encoded stream are "punctured" or deleted and not transmitted (C). In *Figure 9b* in the *Q1900*section of this data book, six out of the fourteen bits from the rate  $\frac{1}{2}$  encoder are deleted in a repeating pattern. For every seven information bits to be transmitted, only eight encoded bits are actually transmitted (the code rate is <sup>7</sup>/8).

At the receiving node, the punctured encoded bits are replaced with "null" symbols prior to decoding with the rate <sup>1</sup>/<sub>2</sub> decoder (D). These null symbols are indicated to the Q1900 decoder by asserting the "erase" bits in Decoder Data Input Register 1. The decoder treats these null symbols as symbols which are neither received "1s" nor "0s", but are exactly between "1" and "0"; that is, no information are conveyed by that symbol.

#### DATA PROCESSING

Processing data through the encoder for rate  $\frac{7}{8}$  is similar to the procedure used for rate  $\frac{1}{2}$  with the addition of the puncture pattern described above. Figure 11 shows a data processing flow diagram.

The procedure for processing data through the encoder first consists of setting a variable in the microprocessor to "0". In Figure 11, we called this variable PUNC. This variable is used to identify the current step in the puncture pattern. To begin data processing, a data bit is written into the Encoder Data Input Register (write address 05H) to be encoded. This data bit is clocked into the encoder by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). The encoded output data, C0 and C1, is read into the microprocessor by reading the Encoder Data Output Register (read address 02H). At this point, the microprocessor software can do one of seven things depending on the value of PUNC. If PUNC = 0, then the microprocessor writes the C0/C1 pair to the modulator. This is shown in Figure 9b (in the Q1900section of this data book), line B where the CO(1) and C1(1) output from the encoder are transmitted without modification. For this case, the PUNC variable is incremented to "1" after the C0/C1 pair is sent to the modulator and a new data bit is written into the encoder. If PUNC = 1, then the microprocessor stores the C1 output from the Encoder Data Output Register. This is shown in Figure 9b (in the Q1900section of this data book), line B where C1(2) is stored and CO(2) is punctured or disregarded. For this case, the PUNC variable is incremented to "2" and a

new data bit is written into the encoder. If PUNC = 2, then the microprocessor combines the C1 output of the Encoder Data Output Register (which becomes the C0 portion of the transmitted symbol) with the previously stored C1 output and writes the C0/C1 pair to the modulator. This is shown in Figure 9b (in the Q1900 section of this data book), line B where C1(3) is combined with C1(2) and transmitted. For this case, the PUNC variable is incremented to "3" and a new data bit is written into the encoder. If PUNC = 3, then the microprocessor stores the C1 output from the Encoder Data Output Register. This is shown in Figure 9b (in the Q1900section of this data book), line B where C1(4) is stored and C0(4) is punctured or disregarded. For this case, the PUNC variable is incremented to "4" and a new data bit is written into the encoder. If PUNC = 4, then the microprocessor combines the C0 output of the Encoder Data Output Register with the previously stored C1 output and writes the C0/C1 pair to the modulator. This is shown in Figure 9b (in the Q1900section of this data book). line B where C0(5) is combined with C1(4) and transmitted. For this case, the PUNC variable is incremented to "5" and a new data bit is written into the encoder. If PUNC = 5, then the microprocessor stores the C1 output from the Encoder Data Output Register. This is shown in Figure 9b (in the Q1900 section of this data book), line B where C1(6) is stored and C0(6) is punctured or disregarded. For this case, the PUNC variable is incremented to "6" and a new data bit is written into the encoder. If PUNC = 6, then the microprocessor combines the C0 output of the Encoder Data Output Register with the previously stored C1 output and writes the C0/C1 pair to the modulator. This is shown in *Figure 9b* (in the *Q1900*section of this data book), line B where C0(7) is combined with C1(6)and transmitted. This represents the last portion of the puncture pattern. For this case, the PUNC variable is reset to "0" and the entire procedure is repeated.

The procedure for decoding is similar to that of encoding. It basically consists of inserting erasures in the bit locations where data was deleted or punctured at the encoder. Figure 12 shows a data processing flow diagram for rate <sup>7</sup>/<sub>8</sub> decoding.





The procedure begins by setting a variable called STATE in the microprocessor software to "0". This variable is used to identify the current step in the puncture pattern. Setting STATE = 0 marks the first step in the puncture pattern. At this point, the microprocessor software can do one of four things depending on the value of STATE. If STATE = 0, then the microprocessor writes the R0/R1 encoded pair into Decoder Data Input Register 1 (write address 00H). Decoder Data Input Register 2 is only used for rate <sup>1</sup>/<sub>3</sub> and need not be written to. When STATE = 0, the R0ERASE and R1ERASE bits are set to "0" (i.e., no erasures). The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). This is similar to Figure 9b (in the Q1900section of this data book), line D where the R0(1) and R1(1) encoded inputs are input into the decoder without erasures. The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). For this case, the STATE variable is incremented to "1" after the decoded output is read and the next encoded pair is processed by the decoder.

If STATE = 1, the microprocessor writes the R0/R1encoded pair into Decoder Data Input Register 1 (write address 00H). The R0ERASE bit is set to "1" and the R1ERASE bit is set to "0" (i.e., erase the R0 input). The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). This is similar to Figure 9b (in the Q1900section of this data book), line D where the R0(2) input is erased (a null symbol is inserted) and R1(2) input processed by the decoder without erasures. The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). Next, the microprocessor copies the R0(2) portion of the received symbol into the R1(3) location and writes this byte into Decoder Data Input Register 1 with the R0ERASE bit set to "1" and the R1ERASE bit set to "0" (i.e., erase the R0 input). This is similar to Figure 9b in the Q1900

section of this data book, line D where the R1(3) input is processed by the decoder without an erasure and the R0 input is erased (a null symbol is inserted). This R0/ R1 encoded data pair is again clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). For this case, the STATE variable is incremented to "2" after the decoded output is read and the next encoded pair is processed by the decoder.

If STATE = 2, the microprocessor writes the R0/R1encoded pair into Decoder Data Input Register 1 (write address 00H). The ROERASE bit is set to "1" and the R1ERASE bit is set to "0" (i.e., erase the R0 input). The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). This is similar to Figure 9b (in the Q1900section of this data book), line D where the R0(4) input is erased (a null symbol is inserted) and R1(4) input processed by the decoder without erasures. The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). Next, the microprocessor writes the same R0/R1 encoded pair into Decoder Data Input Register 1 except the R0ERASE bit is set to "0" and the R1ERASE bit is set to "1" (i.e., erase the R1 input). This is similar to *Figure 9b* (in the *Q1900* section of this data book), line D where the R0(5) input is processed by the decoder without an erasure and the R1(5) input is erased (a null symbol is inserted). This R0/R1 encoded data pair is again clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). For this case, the STATE variable is incremented to "3" after the decoded output is read and the next encoded pair is processed by the decoder.

If STATE = 3, the microprocessor writes the R0/R1

encoded pair into Decoder Data Input Register 1 (write address 00H). The R0ERASE bit is set to "1" and the R1ERASE bit is set to "0" (i.e., erase the R0 input). The R0/R1 encoded data pair is clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). This is similar to Figure 9b (in the Q1900section of this data book), line D where the R0(6) input is erased (a null symbol is inserted) and R1(6) input processed by the decoder without erasures. The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). Next, the microprocessor writes the same R0/R1 encoded pair into Decoder Data Input Register 1 except the R0ERASE bit is set to "0" and the R1ERASE bit is set to "1" (i.e., erase the R1 input). This is similar to Figure 9b (in the Q1900section of this data book), line D where the R0(7) input is processed by the decoder without an erasure and the R1(7) input is erased (a null symbol is inserted). This R0/R1 encoded data pair is again clocked into the decoder by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register bit 0 (read address 00H). For this case, the STATE variable is reset to "0" after the decoded output is read and the procedure is repeated.

#### SPECIAL CONSIDERATIONS

One disadvantage to the above approach is that automatic synchronization cannot be used because the Q1900 is configured for rate ½ Parallel Mode with erasures. However, the OUTOFSYNC and INSYNC outputs can still be used to determine when the Viterbi decoder is not synchronized. The OUTOFSYNC and INSYNC outputs can be used to drive the inputs of a set-reset latch to generate an interrupt to the microprocessor or a signal that can be polled by the microprocessor (Figure 1a and 1b). The detection of an OUTOFSYNC condition can be used to change the input data and synchronize the decoder for phase ambiguities and puncture pattern misalignment, see Code Rate<sup>1</sup>/ 2 and <sup>7</sup>/8 Modes of Operation in the Q1900 section of this Data Book.

## RATE 2/3 AND 3/4 TRELLIS MODE OPERATION INITIALIZATION

Initialization of rate  $\frac{2}{3}$  consists of programming the write registers in steps 1-12 of *Table 15* in the *Q1900* section of this data book.

Initialization of rate  ${}^{3}\!/_{4}$  consists of programming the write registers in steps 1-12 of *Table 17* in the *Q1900* section of this data book.

### RESET

Once initialized, the Q1900 must be reset before processing data. The encoder and decoder functions have individual reset bits. Reset procedures for the encoder and decoder are described below.

Figure 13 shows the Trellis rate <sup>2</sup>/<sub>3</sub> and <sup>7</sup>/<sub>8</sub> encoder reset flow diagram. The procedure begins by programming Encoder Control Register 1 (write address 06H) = 84H. This clears the reset bit. Next, activate the internal clocks by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). The actual reset signal is applied by programming Encoder Control Register 1 = 86H. This asserts reset. The internal clocks should again be activated by writing to Processor Encoder Input Clock Register and Processor Encoder Output Clock Register (repeated five times). Finally, program the Encoder Control Register 1 = 84H. This clears the reset.

The reset procedure for the decoder is almost identical. Figure 3 shows the Viterbi/Trellis decoder reset flow diagram. The procedure begins by programming Decoder Control Register 3 (write address 04H) = 01H. This clears the reset bit and selects Long Memory Mode. Next, activate the internal clocks by writing any value into Processor Decoder Input Clock Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). Writing to these registers should be repeated five times (Figure 3). The actual reset signal is applied by programming Decoder Control Register 3 = 051H. This asserts reset and maintains Long Memory Mode. The internal



clocks should again be activated by writing to Processor Decoder Input Clock Register and Processor Decoder Output Clock Register (repeated five times). Finally, program Decoder Control Register 3 = 01H. This clears the reset bit while maintaining Long Memory Mode.

This reset operation should be performed whenever a change occurs in the mode of operation. It should be noted that a reset does not reset any of the encoder or decoder registers.

#### DATA PROCESSING

Figure 4 shows the procedure for processing data through the encoder for Trellis rate <sup>2</sup>/<sub>3</sub> and <sup>3</sup>/<sub>4</sub>. To begin data processing, write the data bits into the Encoder Data Input Register (write address 05H) to be encoded. The data bits are clocked into the encoder by writing any value into Processor Encoder Input Clock Register (write address 11H) and Processor Encoder Output Clock Register (write address 12H). The encoded output data, DECDAT[0], DECDAT[1], (for rate <sup>2</sup>/<sub>3</sub>) and

QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA Forward Error Correction Products Data Book, 80-24128-1 A, 8/98 Data Subject to Change Without Notice DECDAT[0], DECDAT[1], and DECDAT[2] (for rate <sup>3</sup>/<sub>4</sub>), is read into the microprocessor by reading the Encoder Data Output Register (read address 02H).

Figure 14 shows the procedure for processing data through the decoder for Trellis rate  $\frac{2}{3}$  and  $\frac{3}{4}$ . To begin data processing, the microprocessor converts the I, Q data to branch metrics and a sector number as described in the Trellis Mode Decodingsection of this data book. The microprocessor then writes the branch metrics (BM[0] and BM[1]) into Decoder Data Input Register 1 (write address 00H) and the branch metric (BM[2]) and the Sector Number into Decoder Input Register 2 (write address 01H). The branch metrics and sector number are clocked into the decoder by writing any value into Processor Decoder Input Register (write address 0EH) and Processor Decoder Output Clock Register (write address 0FH). The decoded output is read into the microprocessor by reading the Decoder Data Output Register (Read Address 00H).



### RATE MN+1 VITERBI OPERATION

The technique described for rate 3/4 and 7/8 data processing can be used for rate n/n+1 punctured codes. *Figure 10* (in the *Q1900*section of this data book) shows the best punctured code patterns for a variety of code rates. These code rates can be implemented using the Q1900 in rate 1/2 with erasures.

#### **OPTIMAL CLOCKING**

Optimal clocking is a technique that reduces the number of write cycles needed to process data through the Q1900 Viterbi decoder in Peripheral Data Mode. This is accomplished by using the Q1900 with the external clock inputs. Figures 15a and 15b show circuit diagrams for the 84-pin PLCC and 100-pin VTQFP packages that use optimal clocking. A clock pulse is generated whenever data is written to Decoder Data Input Register 1 or to Encoder Data Input Register. The rising edge of this clock pulse is generated by the falling edge of /WR pulse when A4, A3, A2, A1, A0, and /CS are Low.

The data processing procedures described in previous sections can be simplified when using optimal clocking by eliminating the writes to the Encoder Input Clock Register, Encoder Output Clock Register, Decoder Input Clock Register and Decoder Output Clock Register. The initialization and reset procedures are the same.

Optimal clocking adds one additional delay to the throughput delay for the encoder and decoder. This occurs because the data that is written into Decoder Data Input Register 1 (on the rising edge of /WR) is not clocked into the Q1900 until the falling edge of the next /WR pulse. This adds one extra cycle to the flushing procedures described in previous sections.



### **BURST PROCESSING MODE**

The Q1900 Viterbi decoder can be used to process burst data streams (like with TDMA systems). The common method to process burst or packet data through the encoder and decoder is to "flush" with zeros after each burst. Flushing the encoder and decoder with zeros assures that information from the previous burst does not corrupt data being processed at a later time. At the same time, flushing extracts information stored inside the encoder and decoder.

#### **ENCODER DATA PROCESSING**

When processing blocks of data through the encoder, it is necessary to have the encoder in a known state at the beginning and end of the data block. The most common technique used to do this is to clock zeros into the encoder. This is commonly called flushing with zeros. For an ideal k=7 convolutional encoder, you would need 6 flush zeros. However, for the Q1900, you need 11 flush zeros because the encoder has additional delay elements.

The following is an outline of the data processing steps for the encoder, assuming that the encoder is initially flushed out:

- 1. Clock the data block into the encoder until the last bit in the block is clocked in.
- 2. At the end of the data block, clock in 11 flush zeros. This accomplishes two things. First, encoded data stored in the encoder is clocked out and transmitted. Second, the encoder will be in the all-zero state after being flushed out, thus allowing the next block to be processed.

#### DECODER DATA PROCESSING

When processing blocks of data through the decoder, it is also necessary to have the decoder in a known state at the beginning and end of the data block. This can be accomplished by flushing the decoder at the end of the received burst. Flushing is performed using the "strongest" zero since the input to the decoder is 3-bit soft decision. You must flush the decoder with either 103 or 183 strongest zeros depending on whether you are using Short or Long Memory Mode.

The following is an outline of the data processing steps for the decoder, assuming that the decoder is initially flushed out:

- 1. Clock the received R0/R1 encoded data pair into the decoder until the last R0/R1 pair is clocked in.
- 2. Next, clock in 103 or 183 strongest zeros into the R0 and R1 inputs. 103 strongest zeros are needed for Short Memory Mode and 183 strongest zeros are needed for Long Memory Mode. Two operations are accomplished by flushing the decoder. First, decoded data stored in the decoder is clocked out. Second, the decoder will be in the all-zero state after being flushed out thus allowing the next block to be processed.

Note: The decoder processing delay is 103 and 183 decoded data bits for Short and Long Memory Mode, respectively. This means that 103 (or 183 for Long Memory Mode) DECOUTCLKs after the first R0/R1 encoded pair is clocked into the decoder, you will output the first valid decoded data bit.

## SETTING SOFT DECISION THRESHOLDS FOR VITERBI DECODER MODE CODE WORDS FROM PSK MODEMS

## **APPLICATIONS NOTE**

### CONTENTS

| INTRODUCTION                               |
|--------------------------------------------|
| Input Data Formats 3-2                     |
| General Derivation of Soft Decision        |
| Thresholds 3-3                             |
| Derivation of Soft Decision Thresholds for |
| $E_b/N_o$ of 5 dB 3-4                      |
| Setting Soft Decision Thresholds for       |
| $E_b/N_o$ of 5 dB 3-5                      |
| REFERENCES                                 |

### INTRODUCTION

BPSK and QPSK demodulators often generate analog signals that require conversion to a digitized format before being processed by the Q1900 Viterbi decoder. An analog-to-digital converter (ADC) is used to quantize the demodulator output for this purpose. The use of two-level quantization (1-bit ADC) is commonly referred as hard decision decoding. When the quantization level of the ADC is greater than two, the decoding is called soft decision decoding. The Q1900 decoder processes symbols that have been digitized into as many as eight levels (3 bits) of quantization. Figure 1 shows an example of how eight-level quantization can be generated from the output of a BPSK demodulator and interfaced to the Q1900 decoder. The main advantage of eight-level soft decision quantization over two-level hard decision quantization is that it furnishes the decoder with more information in the form of a single polarity bit and two confidence bits. The additional confidence information provides the decoder with a measure of the probability that the code symbol was correctly demodulated. The decoder uses this polarity and confidence measurement for recovering the encoded message sequence. Figure 2 shows the additional coding gain achieved by using eight-level quantization compared to two-level quantization.

When operating on a transmission channel degraded by Additive White Gaussian Noise (AWGN), there is only a 0.2 dB difference between eight-level soft decision decoding and infinite-level decoding. Therefore, quantization beyond eight levels yields little additional performance. See References 1 and 2.



### **INPUT DATA FORMATS**

The 3-bit soft decision values can be input into the Q1900 Viterbi decoder modes in either an offset-binary or sign-magnitude format. The selection of the particular input format is chosen by writing to bit 0 of Decoder Control Register 2. A zero written to bit 0

makes the decoder accept offset-binary notation at the R0, R1, and R2 inputs. A one makes the Viterbi decoder accept sign-magnitude notation. Table 1 indicates the offset-binary and sign-magnitude data input encoding formats for soft decision decoding.

| ble 1. Decoder Encoding Formats |        |           |       |                       |     |     |  |
|---------------------------------|--------|-----------|-------|-----------------------|-----|-----|--|
|                                 | OFFSET | -BINARY F | ORMAT | SIGN-MAGNITUDE FORMAT |     |     |  |
| R0[X], or R2[2] Bit             | : [2]  | [1]       | [0]   | [2]                   | [1] | [0] |  |
|                                 | 1      | 1         | 1     | 1                     | 1   | 1   |  |
| Strongest 1:                    | 1      | 1         | 0     | 1                     | 1   | 0   |  |
|                                 | 1      | 0         | 1     | 1                     | 0   | 1   |  |
| Weakest 1:                      | 1      | 0         | 0     | 1                     | 0   | 0   |  |
|                                 | 0      | 1         | 1     | 0                     | 0   | 0   |  |
| Weakest 0:                      | 0      | 1         | 0     | 0                     | 0   | 1   |  |
|                                 | 0      | 0         | 1     | 0                     | 1   | 0   |  |
| Strongest 0:                    | 0      | 0         | 0     | 0                     | 1   | 1   |  |

### GENERAL DERIVATION OF SOFT DECISION THRESHOLDS

Figure 3 shows the two-dimensional, probability density functions (PDF) of BPSK signals in the presence of AWGN for either a transmitted one or zero.

The PDF for a transmitted one is centered on  $\sqrt{E_S}$ , where the PDF for a transmitted zero is centered on  $-\sqrt{E_S}$ .  $-\sqrt{E_S}$  is the energy in one coded symbol and is equal to the energy in one uncoded data bit (E<sub>b</sub>) times the code rate R as in equation 1:

$$\mathbf{E}_{\mathbf{s}} = \mathbf{R} * \mathbf{E}_{\mathbf{b}} \tag{1}$$

Superimposed on this figure are the quantization bins established by the eight quantization levels. For this type of modulation and channel noise, the spacing of the ideal quantization levels is equal to the thresholds given in equation 2:

T = n \* 
$$\sqrt{\frac{N_O}{8}}$$
 n = -3, -2, -1, 0, 1, 2, 3 (2)

N<sub>o</sub> is the noise power spectral density. Typically, the thresholds are set by the use of an automatic gain control (AGC) circuit. The reference voltages for the ADC are fixed, and the AGC adjusts the signal level so that the desired thresholds are obtained. Since the thresholds are based on noise alone, this implies that the AGC also will be based on noise only.

However, practical modem AGC algorithms are seldom based on noise alone. They usually operate on



3-3 http://www.qualcomm.com/ProdTech/asic E-mail: asic-products@qualcomm.com Telephone: (619) 658-5005 Fax: (619) 658-1556 signal plus noise. For practical purposes, they operate on signal only, since for most systems  $E_s$  is considerably larger than  $N_o$ . Such an AGC prevents operation at optimal thresholds over all values of  $E_b/N_o$ . However, threshold values can be found that yield very good performance for the normal operating range of a typical modem.

Figure 4 shows the required increase in  $E_b/N_o$  to maintain a bit error rate (BER) of 2 \* 10<sup>-5</sup>, versus error in the AGC measurement of  $N_o$ . This figure shows that Viterbi decoders are fairly insensitive to gain variations of ±3 dB from the optimal value. The decoder may lose less than 0.1 dB at the edges of this range of variation.<sup>3</sup> Thus, system designers can optimize the thresholds at one  $E_b/N_o$  in the middle of the decoder's operating range. A modem's performance will be good in a span of ±3 dB from this point. This is generally acceptable because in a 6 dB span the decoder performance can range from being unable to synchronize to having very good performance with a BER less than 10<sup>-12</sup>.



The following example shows how a system designer might select thresholds for one possible operating scenario.

### DERIVATION OF SOFT DECISION THRESHOLDS FOR $E_b/N_o$ OF 5 dB

Assume the modem is expected to operate at an  $E_b/N_o$  of 5 dB. Therefore, the following applies:

$$10\log \frac{E_{\rm b}}{N_{\rm O}} = 5 \, \rm dB \tag{3}$$

Dividing both sides of equation 3 by 10 yields:

$$\log \frac{E_b}{N_O} = 0.5 \tag{4}$$

3-4

QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA

Forward Error Correction Products Data Book, 80-24128-1 A, 8/98 Data Subject to Change Without Notice Equation 4 raised to the power of 10 is shown in equation 5:

$$\frac{E_{\rm b}}{N_{\rm O}} = 10^{+0.5} \tag{5}$$

Solving for No yields the following result:

$$N_{\rm O} = E_{\rm b} * 10^{-0.5} \tag{6}$$

By solving equation 1 for  $E_b$  and substituting into equation 6, we find equation 7:

$$N_{\rm O} = \frac{E_{\rm S}}{R} * 10^{-0.5}$$
(7)

Figure 5 shows a block diagram of the demodulator AGC and quantizer. For a signal-based AGC, the gain from the AGC input to the ADC input is  $K/\sqrt{E_S}$ . Thus, the AGC scales the voltage of the incoming signal (and noise) so that the average voltage at the input to the ADC at the sampling time is a constant equal to K.



Figure 6 shows the eye pattern at the input to the AGC, while Figure 7 shows the eye pattern at the input to the ADC. Since the incoming signal is scaled by  $K/\sqrt{E_S}$ , the noise voltage at the input to the AGC is also scaled by the same factor.

The thresholds from equation 2 need to be scaled by  $K/\sqrt{E_S}$ . Therefore, the modified thresholds are:

$$T' = \frac{K}{\sqrt{E_S}} * T = nK\sqrt{\frac{N_O}{8E_S}} n = -3, -2, -1, 0, 1, 2, 3$$
 (8)

 $N_{o}$  is given by equation 7 and can be substituted into equation 8 to find the scaled quantization levels:

T' = nK 
$$\sqrt{\frac{10^{-0.5}}{8R}}$$
 n = -3, -2, -1, 0, 1, 2, 3 (9)

http://www.qualcomm.com/ProdTech/asic E-mail: asic-products@qualcomm.com Telephone: (619) 658-5005 Fax: (619) 658-1556


#### SETTING SOFT DECISION THRESHOLDS FOR E<sub>B</sub>/N<sub>0</sub> OF 5 dB

Equation 9 solved for rate  $\frac{1}{2}$  (R =  $\frac{1}{2}$ ) would yield the following:

$$T' = 0.5 * nK * 10^{-0.25}$$
  $n = -3, -2, -1, 0, 1, 2, 3$  (10)

Equation 10 evaluated over n yields the thresholds -0.84K, -0.56K, -0.28K, 0, 0.28K, 0.56K, and 0.84K. If a 3-bit ADC with a full-scale range of  $2V_0$  is used, then the LSB of the ADC output would be equal to  $V_0/4$ , which is also equal to the first threshold bin of 0.28K volts. Thus:

$$\frac{V_O}{4} = 0.28K \tag{11}$$

Solving for K yields equation 12:

$$K = 0.89 V_0$$
 (12)

Thus, the system designer can set the soft decision thresholds for rate  $\frac{1}{2}$  by making the ratio of K (the signal amplitude at the ADC input at the sampling instant) to V<sub>0</sub> (the half scale reference voltage of the ADC) equal to 0.89.

In most actual systems, the designer uses an ADC with a given input voltage range and must set the AGC constant K to provide optimal performance. For example, if the input voltage to the ADC ranges from -2.0 V to +2.0 V, then  $V_0$  should be set to 2.0 V and K should be set to (0.89) \* 2.0 = 1.78 V. Thus, the AGC circuit should be set so that the input voltage to the ADC is either -1.78 V (for a transmitted zero) or +1.78 V (for a transmitted one) when operating with no noise at the sampling time.

#### REFERENCES

- Bernard Sklar, Digital Communications: Fundamentals and Applications (Englewood Cliffs, NJ: Prentice Hall, 1988), 329-331.
- T. C. Bartee, *Data Communications, Networks, and Systems* (Indianapolis, IN: Howard W. Sams & Co., 1986).

# DATA SCRAMBLING ALGORITHM IMPLEMENTED IN THE Q1900 VITERBI DECODER

## **APPLICATIONS NOTE**

#### CONTENTS

| INTRODUCTION 4-                             | -1 |
|---------------------------------------------|----|
| SCRAMBLING THEORY 4-                        | -1 |
| Using the Q1900 With Scrambling4-           | -3 |
| Multiplication of Errors With Scrambling 4- | -4 |

#### INTRODUCTION

Data scrambling is frequently used with forward error correction (FEC) techniques to guarantee minimum transition densities in the transmitted signal for purposes such as timing loop synchronization. Scrambling is required in such communication systems as the INTELSAT Intermediate Data Rate (IDR) Service to spread the transmitted signal energy so that maximum limits on flux density and off-axis equivalent isotropically radiated power (EIRP) density is maintained. CCITT Recommendation V.35 [1] is a scrambling algorithm that is commonly specified for digital communications systems.

The Q1900 Viterbi decoder implements the INTELSATspecified scrambling standard. This standard is a slight modification of the CCITT V.35 recommendation. The details of the CCITT V.35 recommendation and the INTELSAT-specified scrambling algorithm are described in the following section.

#### SCRAMBLING THEORY

The INTELSAT and V.35 scrambler/descramblers, shown in Figure 1, consists of a 20-bit shift register, a 5-bit synchronous counter, and logic gates. The exclusive NOR combinations of taps T1 and T9 of the shift register increment the counter when T1 equals T9 and reset the counter when T1 does not equal T9. The ANDed output of the counter (signal Qas) is defined as the adverse condition or adverse state. (An adverse state is defined when Qas = 1.)

The output of the scrambler/descrambler is the logical combination of T3, T20, Qas, and the input to the scrambler/descrambler. The same basic logic is used for both the scrambler and descrambler. A switch determines the mode of operation (scrambler/descrambler). When the switch is in the scrambler position, the circuit performs a recursive operation where the scrambled output is fed back into the input. When the switch is in the descrambler position, the circuit performs a nonrecursive operation where the descrambled output is logically combined with past inputs.

It is very difficult to devise a satisfactory test

pattern to check the operation of the scrambler because of the large number of possible states in which the 20bit shift register can be at the start of a test. However, due to the nonrecursive operation of the descrambler, the impulse response of the descrambler can be obtained by first flushing out the descrambler with a long sequence of 0's and then clocking in a single 1. Figures 2 and 3 show the impulse response for the INTELSAT-specified descrambler, and CCITT V.35 descrambler, respectively. The impulse responses are identical except the 0's occur at clock periods 41 & 73 (and every 32nd bit thereafter) for the INTELSATspecified descrambler and at clock periods 40 and 72 (and every 32nd bit thereafter) for the CCITT V.35 descrambler.

The CCITT V.35 and the INTELSAT-specified scrambler/descramblers differ in the generation of the adverse state Qas. The INTELSAT-specified scrambler/descrambler generates the adverse state when the counter output (Q4 - Q0) is 11111. The CCITT V.35 scrambler/descrambler generates an adverse state when the counter output is 11110. The purpose of the 5-bit synchronous counter and thus the adverse state Qas is to guarantee an output transition once every 32nd bit for long sequences of 0's or 1's. Either of these algorithms will maintain minimum transition density.



#### **USING THE Q1900 WITH SCRAMBLING**

The microprocessor interface of the Q1900 selects and activates the scrambler and descrambler functions.

Encoder Control Register (address 07H) enables or disables the scrambler. To disable the scrambler, program bit 5 and 6 to 0. To enable the scrambler, program bit 5 to 1 and bit 6 to 0.

Decoder Control Register 2 (address 03H) enables or disables the descrambler. To disable the descrambler, program bit 5 and 6 to 0. To enable the descrambler, program bit 5 to 1 and bit 6 to 0.

|                                                  |                           |                        |       |       | -2          | 5            |       |                 |    | -20 |   |   |   | - | -15 |   |   |   |   | -10 |   |   |   |   | -5  |     |             |     |                 | 0   |     |   |   |   | +5  |   |   |   |   | +10 |
|--------------------------------------------------|---------------------------|------------------------|-------|-------|-------------|--------------|-------|-----------------|----|-----|---|---|---|---|-----|---|---|---|---|-----|---|---|---|---|-----|-----|-------------|-----|-----------------|-----|-----|---|---|---|-----|---|---|---|---|-----|
| PERIOD                                           | •                         | •                      | •     | •     | +           | •            | •     | •               | •  | +   | • | • | • | • | +   | • | • | • | • | +   | • | • | • | • | +   | •   | •           | •   | •               | +   | •   | • | • | • | +   | • | • | • | • | +   |
| SCRAMBLED<br>DATA IN                             | х                         | Х                      | Х     | 1     | 0           | 0            | 0     | 0               | 0  | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0   | 0           | 0   | 0               | 1   | 0   | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   |
| DATA OUT                                         | х                         | Х                      | Х     | Х     | Х           | Х            | X     | х               | х  | Х   | Х | Х | х | х | х   | Х | х | х | х | х   | х | Х | Х | Х | х   | х   | х           | Х   | Х               | 0   | 1   | 1 | 0 | 1 | 1   | 1 | 1 | 1 | 1 | 1   |
|                                                  |                           |                        |       |       | +1          | 5            |       |                 |    | +20 |   |   |   | - | +25 |   |   |   |   | +30 |   |   |   |   | +35 |     |             |     |                 | +40 |     |   |   |   | +45 | 5 |   |   |   | +50 |
| PERIOD                                           | •                         | •                      | •     | •     | +           | •            | •     | •               | •  | +   | • | • | • | • | +   | • | • | • | • | +   | • | • | • | • | +   | •   | •           | •   | •               | +   | •   | • | • | • | +   | • | • | • | • | +   |
| SCRAMBLED<br>DATA IN                             | 0                         | 0                      | 0     | 0     | 0           | 0            | 0     | 0               | 0  | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0   | 0           | 0   | 0               | 0   | 0   | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   |
| DATA OUT                                         | 1                         | 1                      | 1     | 1     | 1           | 1            | 1     | 1               | 1  | 0   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   | 1   | 1           | 1   | 1               | 1   | 0   | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   |
| CI OCK                                           |                           |                        |       |       | +5          | 5            |       |                 |    | +60 |   |   |   | - | +65 |   |   |   |   | +70 |   |   |   |   | +75 |     |             |     |                 | +80 |     |   |   |   | +85 | 5 |   |   |   | +90 |
| PERIOD                                           | •                         | •                      | •     | •     | +           | •            | •     | •               | •  | +   | • | • | • | • | +   | • | • | • | • | +   | • | • | • | • | +   | •   | •           | •   | •               | +   | •   | • | • | • | +   | • | • | • | • | +   |
| SCRAMBLED<br>DATA IN                             | 0                         | 0                      | 0     | 0     | 0           | 0            | 0     | 0               | 0  | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0   | 0           | 0   | 0               | 0   | 0   | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   |
| DATA OUT                                         | 1                         | 1                      | 1     | 1     | 1           | 1            | 1     | 1               | 1  | 1   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 0 | 1 | 1   | 1   | 1           | 1   | 1               | 1   | 1   | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   |
| Notes:<br>1. X = Eith<br>2. The digi<br>at clock | ner 1<br>ital "1<br>perio | or O<br>" fol<br>id -2 | llowe | ed by | y 25<br>the | "Os'<br>5-bi | ' beg | jinnii<br>Inter | ng |     |   |   |   |   |     |   |   |   |   |     |   |   |   |   |     | Rep | oeats<br>tł | eve | ry 32<br>after. | 2nd | bit |   |   |   |     |   |   |   |   |     |

| CLOCK                                            |                            |                         |     |      | -25         |               |     |                        |     | -20 | ) |   |   |   | -15 |   |   |   |   | -10 |   |   |   |   | -5  |     |             |       |               | 0   |     |   |   |   | +5  |   |   |   |   | +10 |
|--------------------------------------------------|----------------------------|-------------------------|-----|------|-------------|---------------|-----|------------------------|-----|-----|---|---|---|---|-----|---|---|---|---|-----|---|---|---|---|-----|-----|-------------|-------|---------------|-----|-----|---|---|---|-----|---|---|---|---|-----|
| PERIOD                                           | •                          | •                       | •   | •    | +           | •             | •   | •                      | •   | +   | • | • | • | • | +   | • | • | • | • | +   | • | • | • | • | +   | •   | •           | •     | •             | +   | •   | • | • | • | +   | • | • | • | • | +   |
| scrambled<br>Data in                             | X                          | x                       | X   | 1    | 0           | 0             | 0   | 0                      | 0   | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0   | 0           | 0     | 0             | 1   | 0   | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   |
| DATA OUT                                         | Х                          | Х                       | Х   | х    | Х           | х             | Х   | х                      | Х   | Х   | x | X | Х | Х | Х   | х | х | Х | Х | х   | X | х | Х | Х | Х   | х   | Х           | х     | Х             | 0   | 1   | 1 | 0 | 1 | 1   | 1 | 1 | 1 | 1 | 1   |
| CI OCK                                           |                            |                         |     |      | +15         |               |     |                        |     | +20 | 1 |   |   |   | +25 |   |   |   |   | +30 |   |   |   |   | +35 |     |             |       |               | +40 |     |   |   |   | +45 | 5 |   |   |   | +50 |
| PERIOD                                           | •                          | •                       | •   | •    | +           | •             | •   | •                      | •   | +   | • | • | • | • | +   | • | • | • | • | +   | • | • | • | • | +   | •   | •           | •     | •             | +   | •   | • | • | • | +   | • | • | • | • | +   |
| SCRAMBLED<br>Data in                             | 0                          | 0                       | 0   | 0    | 0           | 0             | 0   | 0                      | 0   | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0   | 0           | 0     | 0             | 0   | 0   | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   |
| DATA OUT                                         | 1                          | 1                       | 1   | 1    | 1           | 1             | 1   | 1                      | 1   | 0   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   | 1   | 1           | 1     | 1             | 0   | 1   | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   |
| CI OCK                                           |                            |                         |     |      | +55         |               |     |                        |     | +60 | 1 |   |   |   | +65 |   |   |   |   | +70 |   |   |   |   | +75 |     |             |       |               | +80 |     |   |   |   | +85 | 5 |   |   |   | +90 |
| PERIOD                                           | •                          | •                       | •   | •    | +           | •             | •   | •                      | •   | +   | • | • | • | • | +   | • | • | • | • | +   | • | • | • | • | +   | •   | •           | •     | •             | +   | •   | • | • | • | +   | • | • | • | • | +   |
| SCRAMBLED<br>Data in                             | 0                          | 0                       | 0   | 0    | 0           | 0             | 0   | 0                      | 0   | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   | 0   | 0           | 0     | 0             | 0   | 0   | 0 | 0 | 0 | 0   | 0 | 0 | 0 | 0 | 0   |
| DATA OUT                                         | 1                          | 1                       | 1   | 1    | 1           | 1             | 1   | 1                      | 1   | 1   | 1 | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   | 1 | 0 | 1 | 1 | 1   | 1   | 1           | 1     | 1             | 1   | 1   | 1 | 1 | 1 | 1   | 1 | 1 | 1 | 1 | 1   |
| Notes:<br>1. X = Eith<br>2. The digi<br>at clock | er 1 d<br>tal "1'<br>perio | or 0<br>' foll<br>d -20 | owe | d by | 25<br>the 5 | "0s"<br>5-bit | beg | <b>jinn</b> i<br>Inter | ing |     |   |   |   |   |     |   |   |   |   |     |   |   |   |   |     | Rep | oeats<br>tł | ; eve | ry 3<br>after | 2nd | bit |   |   |   |     |   |   |   |   |     |

#### MULTIPLICATION OF ERRORS WITH SCRAMBLING

A system consideration when designing with the data scrambler/descrambler is the multiplication of output bit errors from the Viterbi decoder. A single error input into the descrambler can theoretically generate up to 3 errors out of the descrambler. Figure 1 shows that the original input error is passed through an exclusive NOR gate to the output. As the input error is shifted through the descrambler, it creates two additional output errors, as the input error reaches taps T3 and T20. In reality, the error output distribution from the Viterbi decoder is generally bursty in nature. The output bursts are of a length on the order of a few bits, but the potential for consecutive errors from the Viterbi decoder results in a reduction in the error multiplication caused by the descrambler. Actual error multiplication is reduced to a factor between 1.5 and 2.

### **ORDERING INFORMATION**

#### Forward Error Correction (FEC) Products

| Device                        | Part Number | Package                            |
|-------------------------------|-------------|------------------------------------|
| Q1900 Viterbi/Trellis Decoder | Q1900C-1N   | Plastic Leaded Chip Carrier (PLCC) |
| Q1900 Viterbi/Trellis Decoder | Q1900C-1S3  | Very Thin Quad Flat Pack (VTQFP)   |

Forward Error Correction Data Book Data Subject to Change Without Notice For customer service or technical assistance, please contact:

QUALCOMM Incorporated, ASIC Products 6455 Lusk Boulevard, San Diego, CA 92121-2779, USA, http://www.qualcomm.com/ProdTech/asic E-mail: asic-products@qualcomm.com Telephone: (619) 658-5005 Fax: (619) 658-1556

> 80-24128-1 A 8/98

Copyright © 1998 QUALCOMM Incorporated. All rights reserved.

QUALCOMM® is a registered trademark and service mark of QUALCOMM Incorporated.

Data Subject to Change

U.S. Patent Nos. 5,233,630; 5,428,631; 5,469,452 and other Patents Pending