

# CAT93C66

# **4-Kb Microwire Serial CMOS EEPROM**



# FEATURES

- High speed operation: 2MHz
- 1.8V to 5.5V supply voltage range
- Selectable x8 or x16 memory organization
- Sequential read
- Software write protection
- Power-up inadvertant write protection
- Low power CMOS technology
- 1,000,000 Program/erase cycles
- 100 year data retention
- Industrial temperature ranges
- RoHS-compliant 8-pin PDIP, SOIC, TSSOP and 8-pad TDFN packages



# PIN CONFIGURATION

# DESCRIPTION

The CAT93C66 is a 4-Kb CMOS Serial EEPROM device which is organized as either 256 registers of 16 bits (ORG pin at  $V_{CC}$ ) or 512 registers of 8 bits (ORG pin at GND). Each register can be written (or read) serially by using the DI (or DO) pin. The CAT93C66 features sequential read and self-timed internal write with auto-clear. On-chip Power-On Reset circuitry protects the internal logic against powering up in the wrong state.

For Ordering Information details, see page 15.

| SOIC (V, X)<br>TSSOP (Y)<br>TDFN (VP2, ZD4)* |   |   |                 | sc       | DIC (W) | _ |     |
|----------------------------------------------|---|---|-----------------|----------|---------|---|-----|
| CS                                           | 1 | 8 | $V_{\text{cc}}$ | NC       | 1       | 8 | ORG |
| SK                                           | 2 | 7 | NC              | $V_{cc}$ | 2       | 7 | GND |
| DI                                           | 3 | 6 | ORG             | CS       | 3       | 6 | DO  |
| DO                                           | 4 | 5 | GND             | SK       | 4       | 5 | DI  |

\* TDFN 3x3mm (ZD4) package is available only for Die Rev E (not recommended for new designs)

#### **PIN FUNCTION**

| Pin Name        | Function            |
|-----------------|---------------------|
| CS              | Chip Select         |
| SK              | Clock Input         |
| DI              | Serial Data Input   |
| DO              | Serial Data Output  |
| V <sub>CC</sub> | Power Supply        |
| GND             | Ground              |
| ORG             | Memory Organization |
| NC              | No Connection       |

# FUNCTIONAL SYMBOL



Note: When the ORG pin is connected to VCC, the x16 organization is selected. When it is connected to ground, the x8 organization is selected. If the ORG pin is left unconnected, then an internal pullup device will select the x16 organization

### **ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>**

| Parameters                                               | Ratings      | Units |
|----------------------------------------------------------|--------------|-------|
| Storage Temperature                                      | -65 to +150  | °C    |
| Voltage on Any Pin with Respect to Ground <sup>(2)</sup> | -0.5 to +6.5 | V     |

#### **RELIABILITY CHARACTERISTICS**<sup>(3)</sup>

| Symbol              | Parameter      | Min       | Units                 |
|---------------------|----------------|-----------|-----------------------|
| NEND <sup>(4)</sup> | Endurance      | 1,000,000 | Program/ Erase Cycles |
| TDR                 | Data Retention | 100       | Years                 |

#### D.C. OPERATING CHARACTERISTICS (NEW PRODUCT, DIE REV. G)

 $V_{CC}$  = +1.8V to +5.5V,  $T_A$ =-40°C to +85°C unless otherwise specified.

| Symbol           | Parameter                                    | Test Conditions                                                  | Min                   | Max                   | Units |
|------------------|----------------------------------------------|------------------------------------------------------------------|-----------------------|-----------------------|-------|
| I <sub>CC1</sub> | Power Supply Current (Write)                 | $f_{SK}$ = 1MHz, $V_{CC}$ = 5.0V                                 |                       | 1                     | mA    |
| I <sub>CC2</sub> | Power Supply Current (Read)                  | f <sub>SK</sub> = 1MHz, V <sub>CC</sub> = 5.0V                   |                       | 500                   | μA    |
| I <sub>SB1</sub> | Power Supply Current<br>(Standby) (x8 Mode)  | $V_{IN}$ = GND or $V_{CC}$ , CS = GND<br>ORG = GND               |                       | 2                     | μA    |
| I <sub>SB2</sub> | Power Supply Current<br>(Standby) (x16 Mode) | $V_{IN}$ = GND or $V_{CC}$ , CS = GND<br>ORG = Float or $V_{CC}$ |                       | 1                     | μA    |
| ILI              | Input Leakage Current                        | $V_{IN}$ = GND to $V_{CC}$                                       |                       | 1                     | μA    |
| I <sub>LO</sub>  | Output Leakage Current                       | $V_{OUT}$ = GND to $V_{CC}$ , CS = GND                           |                       | 1                     | μA    |
| $V_{\text{IL1}}$ | Input Low Voltage                            | $4.5V \le V_{\rm CC} \le 5.5V$                                   | -0.1                  | 0.8                   | V     |
| V <sub>IH1</sub> | Input High Voltage                           | $4.5V \le V_{\rm CC} \le 5.5V$                                   | 2                     | V <sub>CC</sub> + 1   | V     |
| $V_{\text{IL2}}$ | Input Low Voltage                            | $1.8V \le V_{CC} \le 4.5V$                                       | 0                     | V <sub>CC</sub> x 0.2 | V     |
| V <sub>IH2</sub> | Input High Voltage                           | $1.8V \le V_{CC} \le 4.5V$                                       | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 1   | V     |
| V <sub>OL1</sub> | Output Low Voltage                           | $4.5V \le V_{CC} < 5.5V, I_{OL} = 2.1mA$                         |                       | 0.4                   | V     |
| $V_{OH1}$        | Output High Voltage                          | $4.5V \le V_{CC} < 5.5V, I_{OH} = -400 \mu A$                    | 2.4                   |                       | V     |
| V <sub>OL2</sub> | Output Low Voltage                           | $1.8V \le V_{CC} < 4.5V, I_{OL} = 1mA$                           |                       | 0.2                   | V     |
| V <sub>OH2</sub> | Output High Voltage                          | $1.8V \le V_{CC} < 4.5V, I_{OH} = -100\mu A$                     | V <sub>CC</sub> - 0.2 |                       | V     |

Notes:

(1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions outside of those listed in the operational sections of this specification is not implied. Exposure to any absolute maximum rating for extended periods may affect device performance and reliability.

(2) The DC input voltage on any pin should not be lower than -0.5V or higher than  $V_{CC}$  + 0.5V. During transitions, the voltage on any pin may undershoot to no less than -1.5V or overshoot to no more than  $V_{CC}$  + 1.5V, for periods of less than 20 ns.

(3) These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

(4) Block Mode,  $V_{CC}$  = 5V, 25°C



# D.C. OPERATING CHARACTERISTICS (MATURE PRODUCT, DIE REV. E – Not Recommended for New Designs)

| Symbol           | Parameter                                    | Test Conditions                                                  | Min                   | Max                   | Units |
|------------------|----------------------------------------------|------------------------------------------------------------------|-----------------------|-----------------------|-------|
| I <sub>CC1</sub> | Power Supply Current (Write)                 | $f_{SK}$ = 1MHz, $V_{CC}$ = 5.0V                                 |                       | 3                     | mA    |
| I <sub>CC2</sub> | Power Supply Current (Read)                  | $f_{SK}$ = 1MHz, $V_{CC}$ = 5.0V                                 |                       | 500                   | μA    |
| I <sub>SB1</sub> | Power Supply Current<br>(Standby) (x8 Mode)  | $V_{IN}$ = GND or $V_{CC}$ , CS = GND<br>ORG = GND               |                       | 10                    | μA    |
| I <sub>SB2</sub> | Power Supply Current<br>(Standby) (x16 Mode) | $V_{IN}$ = GND or $V_{CC}$ , CS = GND<br>ORG = Float or $V_{CC}$ |                       | 10                    | μA    |
| ILI              | Input Leakage Current                        | $V_{IN}$ = GND to $V_{CC}$                                       |                       | 1                     | μA    |
| I <sub>LO</sub>  | Output Leakage Current                       | $V_{OUT}$ = GND to $V_{CC}$ , CS = GND                           |                       | 1                     | μA    |
| V <sub>IL1</sub> | Input Low Voltage                            | $4.5V \le V_{\rm CC} < 5.5V$                                     | -0.1                  | 0.8                   | V     |
| V <sub>IH1</sub> | Input High Voltage                           | $4.5V \le V_{\rm CC} < 5.5V$                                     | 2                     | V <sub>CC</sub> + 1   | V     |
| V <sub>IL2</sub> | Input Low Voltage                            | $1.8V \le V_{\rm CC} \le 4.5V$                                   | 0                     | V <sub>CC</sub> x 0.2 | V     |
| V <sub>IH2</sub> | Input High Voltage                           | $1.8V \le V_{\rm CC} \le 4.5V$                                   | V <sub>CC</sub> x 0.7 | V <sub>CC</sub> + 1   | V     |
| V <sub>OL1</sub> | Output Low Voltage                           | $4.5V \le V_{CC} < 5.5V, I_{OL} = 2.1mA$                         |                       | 0.4                   | V     |
| V <sub>OH1</sub> | Output High Voltage                          | $4.5V \le V_{CC} < 5.5V, I_{OH} = -400 \mu A$                    | 2.4                   |                       | V     |
| V <sub>OL2</sub> | Output Low Voltage                           | $1.8V \le V_{CC} < 4.5V, I_{OL} = 1mA$                           |                       | 0.2                   | V     |
| V <sub>OH2</sub> | Output High Voltage                          | $1.8V \le V_{CC} < 4.5V, I_{OH} = -100 \mu A$                    | V <sub>CC</sub> - 0.2 |                       | V     |

 $V_{CC}$  = +1.8V to +5.5V, unless otherwise specified.

#### **PIN CAPACITANCE**

 $T_A = 25^{\circ}C$ , f = 1MHz,  $V_{CC} = 5V$ 

| Symbol                          | Test                                | Conditions     | Min | Тур | Max | Units |
|---------------------------------|-------------------------------------|----------------|-----|-----|-----|-------|
| C <sub>OUT</sub> <sup>(1)</sup> | Output Capacitance (DO)             | $V_{OUT} = 0V$ |     |     | 5   | pF    |
| C <sub>IN</sub> <sup>(1)</sup>  | Input Capacitance (CS, SK, DI, ORG) | $V_{IN} = 0V$  |     |     | 5   | pF    |

Notes:

(1) These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.



# A.C. CHARACTERISTICS<sup>(1)</sup> (NEW PRODUCT, DIE REV. G)

 $V_{CC}$  = +1.8V to +5.5V,  $T_A$  = -40°C to +85°C, unless otherwise specified.

|                    |                              | Lim  | its  |       |
|--------------------|------------------------------|------|------|-------|
| Symbol             | Parameter                    | Min  | Max  | Units |
| t <sub>css</sub>   | CS Setup Time                | 50   |      | ns    |
| t <sub>CSH</sub>   | CS Hold Time                 | 0    |      | ns    |
| t <sub>DIS</sub>   | DI Setup Time                | 100  |      | ns    |
| t <sub>DIH</sub>   | DI Hold Time                 | 100  |      | ns    |
| t <sub>PD1</sub>   | Output Delay to 1            |      | 0.25 | μs    |
| t <sub>PD0</sub>   | Output Delay to 0            |      | 0.25 | μs    |
| $t_{HZ}^{(2)}$     | Output Delay to High-Z       |      | 100  | ns    |
| t <sub>EW</sub>    | Program/Erase Pulse Width    |      | 5    | ms    |
| t <sub>CSMIN</sub> | Minimum CS Low Time          | 0.25 |      | μs    |
| t <sub>sĸнı</sub>  | Minimum SK High Time         | 0.25 |      | μs    |
| t <sub>sklow</sub> | Minimum SK Low Time          | 0.25 |      | μs    |
| t <sub>SV</sub>    | Output Delay to Status Valid |      | 0.25 | μs    |
| SK <sub>MAX</sub>  | Maximum Clock Frequency      | DC   | 2000 | kHz   |

# A.C. CHARACTERISTICS<sup>(1)</sup> (MATURE PRODUCT, DIE REV E – Not Recommended for New Design)

|                                |                              | Limits                        |     |                        |     |                            |      |       |
|--------------------------------|------------------------------|-------------------------------|-----|------------------------|-----|----------------------------|------|-------|
| Symbol                         | Parameter                    | V <sub>cc</sub> = 1.8V - 5.5V |     | $V_{CC} = 2.5V - 5.5V$ |     | $V_{\rm CC} = 4.5V - 5.5V$ |      | Units |
|                                |                              | Min                           | Max | Min                    | Max | Min                        | Max  |       |
| t <sub>CSS</sub>               | CS Setup Time                | 200                           |     | 100                    |     | 50                         |      | ns    |
| t <sub>CSH</sub>               | CS Hold Time                 | 0                             |     | 0                      |     | 0                          |      | ns    |
| t <sub>DIS</sub>               | DI Setup Time                | 400                           |     | 200                    |     | 100                        |      | ns    |
| t <sub>DIH</sub>               | DI Hold Time                 | 400                           |     | 200                    |     | 100                        |      | ns    |
| t <sub>PD1</sub>               | Output Delay to 1            |                               | 1   |                        | 0.5 |                            | 0.25 | μs    |
| t <sub>PD0</sub>               | Output Delay to 0            |                               | 1   |                        | 0.5 |                            | 0.25 | μs    |
| t <sub>HZ</sub> <sup>(2)</sup> | Output Delay to High-Z       |                               | 400 |                        | 200 |                            | 100  | ns    |
| t <sub>EW</sub>                | Program/Erase Pulse Width    |                               | 10  |                        | 10  |                            | 10   | ms    |
| t <sub>CSMIN</sub>             | Minimum CS Low Time          | 1                             |     | 0.5                    |     | 0.25                       |      | μs    |
| t <sub>skHI</sub>              | Minimum SK High Time         | 1                             |     | 0.5                    |     | 0.25                       |      | μs    |
| t <sub>sklow</sub>             | Minimum SK Low Time          | 1                             |     | 0.5                    |     | 0.25                       |      | μs    |
| t <sub>sv</sub>                | Output Delay to Status Valid |                               | 1   |                        | 0.5 |                            | 0.25 | μs    |
| SK <sub>MAX</sub>              | Maximum Clock Frequency      | DC                            | 250 | DC                     | 500 | DC                         | 1000 | kHz   |

#### Notes:

(1) Test conditions according to "A.C. Test Conditions" table.

(2) These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.



# POWER-UP TIMING<sup>(1) (2)</sup>

| Symbol           | Parameter                   | Max | Units |
|------------------|-----------------------------|-----|-------|
| t <sub>PUR</sub> | Power-up to Read Operation  | 1   | ms    |
| t <sub>PUW</sub> | Power-up to Write Operation | 1   | ms    |

Notes:

(1) These parameters are tested initially and after a design or process change that affects the parameter according to appropriate AEC-Q100 and JEDEC test methods.

(2) t<sub>PUR</sub> and t<sub>PUW</sub> are the delays required from the time V<sub>CC</sub> is stable until the specified operation can be initiated.

#### A.C. TEST CONDITIONS

| Input Rise and Fall Times | $\leq$ 50 ns                                                     |                                |  |
|---------------------------|------------------------------------------------------------------|--------------------------------|--|
| Input Pulse Voltages      | 0.4V to 2.4V                                                     | $4.5 V \leq V_{CC} \leq 5.5 V$ |  |
| Timing Reference Voltages | 0.8V, 2.0V                                                       | $4.5 V \leq V_{CC} \leq 5.5 V$ |  |
| Input Pulse Voltages      | $0.2V_{\text{CC}}$ to $0.7V_{\text{CC}}$                         | $1.8V \le V_{CC} \le 4.5V$     |  |
| Timing Reference Voltages | 0.5V <sub>CC</sub>                                               | $1.8V \le V_{CC} \le 4.5V$     |  |
| Output Load               | Current Source I <sub>OLmax</sub> /I <sub>OHmax</sub> ; CL=100pF |                                |  |

### **DEVICE OPERATION**

The CAT93C66 is a 4096-bit nonvolatile memory intended for use with industry standard microprocessors. The CAT93C66 can be organized as either registers of 16 bits or 8 bits. When organized as X16, seven 11-bit instructions control the reading, writing and erase operations of the device. When organized as X8, seven 12-bit instructions control the reading, writing and erase operations of the device. The CAT93C66 operates on a single power supply and will generate on chip, the high voltage required during any write operation.

Instructions, addresses, and write data are clocked into the DI pin on the rising edge of the clock (SK). The DO pin is normally in a high impedance state except when reading data from the device, or when checking the ready/busy status after a write operation. The serial communication protocol follows the timing shown in Figure 1. The ready/busy status can be determined after the start of internal write cycle by selecting the device (CS high) and polling the DO pin; DO low indicates that the write operation is not completed, while DO high indicates that the device is ready for the next instruction. If necessary, the DO pin may be placed back into a high impedance state during chip select by shifting a dummy "1" into the DI pin. The DO pin will enter the high impedance state on the rising edge of the clock (SK). Placing the DO pin into the high impedance state is recommended in applications where the DI pin and the DO pin are to be tied together to form a common DI/O pin.

The format for all instructions sent to the device is a logical "1" start bit, a 2-bit (or 4-bit) opcode, 8-bit address (an additional bit when organized X8) and for write operations a 16-bit data field (8-bit for X8 organizations). The instruction format is shown in Instruction Set table.

|             | Start |        | Address   |          | Data  |        |                       |
|-------------|-------|--------|-----------|----------|-------|--------|-----------------------|
| Instruction | Bit   | Opcode | x8        | x16      | x8    | x16    | Comments              |
| READ        | 1     | 10     | A8-A0     | A7-A0    |       |        | Read Address AN – A0  |
| ERASE       | 1     | 11     | A8-A0     | A7-A0    |       |        | Clear Address AN – A0 |
| WRITE       | 1     | 01     | A8-A0     | A7-A0    | D7-D0 | D15-D0 | Write Address AN – A0 |
| EWEN        | 1     | 00     | 11XXXXXXX | 11XXXXXX |       |        | Write Enable          |
| EWDS        | 1     | 00     | 00XXXXXXX | 00XXXXXX |       |        | Write Disable         |
| ERAL        | 1     | 00     | 10XXXXXXX | 10XXXXXX |       |        | Clear All Addresses   |
| WRAL        | 1     | 00     | 01XXXXXXX | 01XXXXXX | D7-D0 | D15-D0 | Write All Addresses   |

#### INSTRUCTION SET



#### Read

Upon receiving a READ command and an address (clocked into the DI pin), the DO pin of the CAT93C66 will come out of the high impedance state and, after sending an initial dummy zero bit, will begin shifting out the data addressed (MSB first). The output data bits will toggle on the rising edge of the SK clock and are stable after the specified time delay ( $t_{PD0}$  or  $t_{PD1}$ ).

For the CAT93C66, after the initial data word has been shifted out and CS remains asserted with the SK clock continuing to toggle, the device will automatically increment to the next address and shift out the next data word in a sequential READ mode. As long as CS is continuously asserted and SK continues to toggle, the device will keep incrementing to the next address automatically until it reaches to the end of the address space, then loops back to address 0. In the sequential READ mode, only the initial data word is preceeded by a dummy zero bit. All subsequent data words will follow without a dummy zero bit. The READ instruction timing is illustrated in Figure 2.

#### **Erase/Write Enable and Disable**

<sup>t</sup>PD0.<sup>t</sup>PD1

DATA VALID

The CAT93C66 powers up in the write disable state. Any writing after power-up or after an EWDS (erase/write disable) instruction must first be preceded by the EWEN (erase/write enable) instruction. Once the write instruction is enabled, it will remain enabled until power to the device is removed, or the EWDS instruction is sent. The EWDS instruction can be used to disable all CAT93C66 write and erase instructions, and will prevent any accidental writing or clearing of the device. Data can be read normally from the device regardless of the write enable/disable status. The EWEN and EWDS instructions timing is shown in Figure 3.



CS

DO

tcss

Figure 1. Sychronous Data Timing





tDIS

<sup>t</sup>CSMIN



#### Write

After receiving a WRITE command (Figure 4), address and the data, the CS (Chip Select) pin must be deselected for a minimum of  $t_{CSMIN}$ . The falling edge of CS will start the self clocking clear and data store cycle of the memory location specified in the instruction. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C66 can be determined by selecting the device and polling the DO pin. Since this device features Auto-Clear before write, it is NOT necessary to erase a memory location before it is written into.

#### Erase

Upon receiving an ERASE command and address, the CS (Chip Select) pin must be deasserted for a minimum of  $t_{CSMIN}$  (Figure 5). The falling edge of CS will start the self clocking clear cycle of the selected memory location. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/ busy status of the CAT93C66 can be determined by selecting the device and polling the DO pin. Once cleared, the content of a cleared location returns to a logical "1" state.





**Figure 4. Write Instruction Timing** 









#### Erase All

Upon receiving an ERAL command (Figure 6), the CS (Chip Select) pin must be deselected for a minimum of  $t_{CSMIN}$ . The falling edge of CS will start the self clocking clear cycle of all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C66 can be determined by selecting the device and polling the DO pin. Once cleared, the contents of all memory bits return to a logical "1" state.

#### Write All

Upon receiving a WRAL command and data, the CS (Chip Select) pin must be deselected for a minimum of  $t_{CSMIN}$  (Figure 7). The falling edge of CS will start the self clocking data write to all memory locations in the device. The clocking of the SK pin is not necessary after the device has entered the self clocking mode. The ready/busy status of the CAT93C66 can be determined by selecting the device and polling the DO pin. It is not necessary for all memory locations to be cleared before the WRAL command is executed.





# PACKAGE OUTLINES

#### 8-LEAD 300MIL WIDE PLASTIC DIP (L)







| SYMBOL | MIN  | NOM      | MAX   |
|--------|------|----------|-------|
| A      |      |          | 4.57  |
| A1     | 0.38 |          |       |
| A2     | 3.05 |          | 3.81  |
| b      | 0.36 | 0.46     | 0.56  |
| b2     | 1.14 |          | 1.77  |
| с      | 0.21 | 0.26     | 0.35  |
| D      | 9.02 |          | 10.16 |
| E      | 7.62 | 7.87     | 8.25  |
| E1     | 6.09 | 6.35     | 7.11  |
| е      |      | 2.54 BSC |       |
| eB     | 7.87 |          | 9.65  |
| L      | 2.92 |          | 3.81  |

For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters.
- (2) Complies with JEDEC specification MS001
- (3) Dimensioning and tolerancing per ANSI Y14.5M-1982.



#### 8-LEAD 150 MIL SOIC (V, W)







| SYMBOL | MIN  | NOM      | MAX  |
|--------|------|----------|------|
| A1     | 0.10 |          | 0.25 |
| A      | 1.35 |          | 1.75 |
| b      | 0.33 |          | 0.51 |
| С      | 0.19 |          | 0.25 |
| D      | 4.80 |          | 5.00 |
| E      | 5.80 |          | 6.20 |
| E1     | 3.80 |          | 4.00 |
| е      |      | 1.27 BSC |      |
| h      | 0.25 |          | 0.50 |
| L      | 0.40 |          | 1.27 |
| q1     | 0°   |          | 8°   |

For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters.
- (2) Complies with JEDEC specification MS-012.



#### 8-LEAD 208 MIL SOIC (X)







| SYMBOL | MIN  | NOM      | MAX  |
|--------|------|----------|------|
| A1     | 0.05 |          | 0.25 |
| A      |      |          | 2.03 |
| b      | 0.36 |          | 0.48 |
| С      | 0.19 |          | 0.25 |
| D      | 5.13 |          | 5.33 |
| E      | 7.75 |          | 8.26 |
| E1     | 5.13 |          | 5.38 |
| е      |      | 1.27 BSC |      |
| L      | 0.51 |          | 0.76 |
| θ1     | 0°   |          | 8°   |

For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters.
- (2) Complies with EIAJ specification EDR-7320.



# 8-LEAD TSSOP (Y)





PIN #1 IDENT.-



| SYMBOL | MIN      | NOM  | MAX  |
|--------|----------|------|------|
| A      |          |      | 1.20 |
| A1     | 0.05     |      | 0.15 |
| A2     | 0.80     | 0.90 | 1.05 |
| b      | 0.19     |      | 0.30 |
| С      | 0.09     |      | 0.20 |
| D      | 2.90     | 3.00 | 3.10 |
| E      | 6.30     | 6.4  | 6.50 |
| E1     | 4.30     | 4.40 | 4.50 |
| е      | 0.65 BSC |      |      |
| L      | 0.50     | 0.60 | 0.75 |
| q1     | 0.00     |      | 8.00 |

For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters.
- (2) Complies with JEDEC Standard MO-153



#### 8-PAD TDFN 2X3 PACKAGE (VP2)



# For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters.
- (2) Complies with JEDEC specification MO-229.



#### 8-PAD TDFN 3X3 PACKAGE (ZD4)



| SYMBOL | MIN      | NOM      | MAX  |
|--------|----------|----------|------|
| A      | 0.70     | 0.75     | 0.80 |
| A1     | 0.00     | 0.02     | 0.05 |
| A2     | 0.50     | 0.55     | 0.60 |
| A3     |          | 0.20 REF |      |
| b      | 0.23     | 0.30     | 0.37 |
| D      | 2.90     | 3.00     | 3.10 |
| D2     | 2.20     | 2.30     | 2.40 |
| E      | 2.90     | 3.00     | 3.10 |
| E2     | 1.40     | 1.50     | 1.60 |
| е      | 0.65 TYP |          |      |
| L      | 0.20     | 0.30     | 0.40 |



DETAIL A





For current Tape and Reel information, download the PDF file from: http://www.catsemi.com/documents/tapeandreel.pdf.

- (1) All dimensions are in millimeters.
- (2) Complies with JEDEC specification MO-229.



### ORDERING INFORMATION

#### CAT93C66, DIE REV. G (NEW PRODUCT)\*



#### Notes:

- (1) All packages are RoHS-compliant (Lead-free, Halogen-free).
- (2) The standard lead finish is NiPdAu.
- (3) The device used in the above example is a CAT93C66VI-GT3 (SOIC, Industrial Temperature, NiPdAu, Tape & Reel).
- (4) For SOIC, EIAJ (X) package the standard lead finish is Matte-Tin. This package is available in 2000 pcs/reel, i.e. CAT93C66XI-T2.
- (5) For additional package and temperature options, please contact your nearest Catalyst Semiconductor Sales office.

\* For CAT93C66, Die Rev. G (all packages) availability, please contact factory.

#### | Prefix | Device # | Suffix Rev E<sup>(4)</sup> CAT 93C66 -1.8 -G T3 **Die Revision Company ID Temperature Range** I = Industrial (-40°C to 85°C) 93C66: E A = Automotive (-40°C to 105°C) **Product Number** $E = Extended (-40^{\circ}C to 125^{\circ}C)$ 93C66 Tape & Reel **Operating Voltage** Package T: Tape & Reel L: PDIP Blank: V<sub>CC</sub> = 2.5V to 5.5V 2: 2000 units/Reel<sup>(5)</sup> V: SOIC, JEDEC 1.8: $V_{CC}$ = 1.8V to 5.5V 3: 3000 units/Reel W: SOIC, JEDEC X: SOIC, EIAJ<sup>(5)</sup> Lead Finish Y: TSSOP Blank: Matte-Tin ZD4: TDFN (3x3mm) G: NiPdAu

#### CAT93C66, DIE REV. E, MATURE PRODUCT (Not Recommended for New Design)

- (1) All packages are RoHS-compliant (Lead-free, Halogen-free).
- (2) The standard finish is NiPdAu.
- (3) The device used in the above example is a CAT93C66VI-1.8-GT3 (SOIC green package, Industrial Temperature, 1.8 Volt to 5.5 Volt Operating Voltage, NiPdAu finish, Tape & Reel.)
- (4) Product die revision letter is marked on top of the package as a suffix to the production date code (e.g., AYWWE.) For additional information, please contact your Catalyst sales office.
- (5) For SOIC, EIAJ (X) package the standard lead finish is Matte-Tin. This package is available in 2000 pcs/reel, i.e. CAT93C66XI-T2.
- (6) For additional package and temperature options, please contact your nearest Catalyst Semiconductor Sales office.



# **REVISION HISTORY**

| Date     | Rev. | Comments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05/14/04 | L    | New Data Sheet Created From CAT93C46/56/57/66/86. Parts CAT93C56, CAT93C56,<br>CAT93C57, CAT93C66, CAT93C76 and CAT93C86 have been separated into single<br>data sheets<br>Add Die Revision ID Letter<br>Update Features<br>Update Description<br>Update Description<br>Update Pin Condition<br>Add Functional Diagram<br>Update Pin Function<br>Update D.C. Operating Characteristics<br>Update Pin Capacitance<br>Update Instruction Set<br>Update Instruction Set<br>Update Device Operation<br>Update Ordering Information<br>Update Revision History<br>Update Rev Number |
| 10/13/06 | М    | Update Features<br>Update Pin Configuration / Packages<br>Update Functional Symbol<br>Update Pin Functions<br>Update D.C. Operating Characteristics (V <sub>CC</sub> Range)<br>Add Package Drawings<br>Update Example of Ordering Information                                                                                                                                                                                                                                                                                                                                  |
| 11/17/06 | N    | Remove "Die Rev E" from the title<br>Update Pin Configuration / Packages<br>Update Absolute Maximum Rating<br>Update Reliability Characteristics<br>Update D.C. Operating Characteristics<br>Added A.C. Characteristics for Die Rev G<br>Rearrange / Format Text and Figures<br>Added Example of Ordering Information for Die Rev G                                                                                                                                                                                                                                            |
| 12/07/06 | 0    | Update separate DC Characteristics for Die Rev. G and Die Rev. E.<br>Updated Example of Ordering Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 04/03/07 | Р    | Update note on page 1<br>Update D.C. Operating Characteristics (New Product, Die Rev. G)<br>Update Ordering Information – CAT93C66, Die Rev. G (New Product)                                                                                                                                                                                                                                                                                                                                                                                                                   |

Copyrights, Trademarks and Patents

Trademarks and registered trademarks of Catalyst Semiconductor include each of the following:

Beyond Memory<sup>™</sup>, DPP<sup>™</sup>, EZDim<sup>™</sup>, MiniPot<sup>™</sup>, and Quad-Mode<sup>™</sup>

Catalyst Semiconductor has been issued U.S. and foreign patents and has patent applications pending that protect its products.

CATALYST SEMICONDUCTOR MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE, EXPRESS OR IMPLIED, REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR THAT THE USE OF ITS PRODUCTS WILL NOT INFRINGE ITS INTELLECTUAL PROPERTY RIGHTS OR THE RIGHTS OF THIRD PARTIES WITH RESPECT TO ANY PARTICULAR USE OR APPLICATION AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY ARISING OUT OF ANY SUCH USE OR APPLICATION, INCLUDING BUT NOT LIMITED TO, CONSEQUENTIAL OR INCIDENTAL DAMAGES.

Catalyst Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Catalyst Semiconductor product could create a situation where personal injury or death may occur.

Catalyst Semiconductor reserves the right to make changes to or discontinue any product or service described herein without notice. Products with data sheets labeled "Advance Information" or "Preliminary" and other products described herein may not be in production or offered for sale.

Catalyst Semiconductor advises customers to obtain the current version of the relevant product information before placing orders. Circuit diagrams illustrate typical semiconductor applications and may not be complete.



Catalyst Semiconductor, Inc. Corporate Headquarters 2975 Stender Way Santa Clara, CA 95054 Phone: 408.542.1000 Fax: 408.542.1200 www.catsemi.com

Document No: 1089 Revision: P Issue date: 04/03/07